xilinx_gpio.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (c) 2013 - 2018 Xilinx, Michal Simek
  4. */
  5. #include <common.h>
  6. #include <errno.h>
  7. #include <malloc.h>
  8. #include <linux/list.h>
  9. #include <asm/io.h>
  10. #include <asm/gpio.h>
  11. #include <dm.h>
  12. #include <dt-bindings/gpio/gpio.h>
  13. #define XILINX_GPIO_MAX_BANK 2
  14. /* Gpio simple map */
  15. struct gpio_regs {
  16. u32 gpiodata;
  17. u32 gpiodir;
  18. };
  19. struct xilinx_gpio_platdata {
  20. struct gpio_regs *regs;
  21. int bank_max[XILINX_GPIO_MAX_BANK];
  22. int bank_input[XILINX_GPIO_MAX_BANK];
  23. int bank_output[XILINX_GPIO_MAX_BANK];
  24. };
  25. static int xilinx_gpio_get_bank_pin(unsigned offset, u32 *bank_num,
  26. u32 *bank_pin_num, struct udevice *dev)
  27. {
  28. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  29. u32 bank, max_pins;
  30. /* the first gpio is 0 not 1 */
  31. u32 pin_num = offset;
  32. for (bank = 0; bank < XILINX_GPIO_MAX_BANK; bank++) {
  33. max_pins = platdata->bank_max[bank];
  34. if (pin_num < max_pins) {
  35. debug("%s: found at bank 0x%x pin 0x%x\n", __func__,
  36. bank, pin_num);
  37. *bank_num = bank;
  38. *bank_pin_num = pin_num;
  39. return 0;
  40. }
  41. pin_num -= max_pins;
  42. }
  43. return -EINVAL;
  44. }
  45. static int xilinx_gpio_set_value(struct udevice *dev, unsigned offset,
  46. int value)
  47. {
  48. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  49. int val, ret;
  50. u32 bank, pin;
  51. ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
  52. if (ret)
  53. return ret;
  54. debug("%s: regs: %lx, value: %x, gpio: %x, bank %x, pin %x\n",
  55. __func__, (ulong)platdata->regs, value, offset, bank, pin);
  56. if (value) {
  57. val = readl(&platdata->regs->gpiodata + bank * 2);
  58. val = val | (1 << pin);
  59. writel(val, &platdata->regs->gpiodata + bank * 2);
  60. } else {
  61. val = readl(&platdata->regs->gpiodata + bank * 2);
  62. val = val & ~(1 << pin);
  63. writel(val, &platdata->regs->gpiodata + bank * 2);
  64. }
  65. return val;
  66. };
  67. static int xilinx_gpio_get_value(struct udevice *dev, unsigned offset)
  68. {
  69. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  70. int val, ret;
  71. u32 bank, pin;
  72. ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
  73. if (ret)
  74. return ret;
  75. debug("%s: regs: %lx, gpio: %x, bank %x, pin %x\n", __func__,
  76. (ulong)platdata->regs, offset, bank, pin);
  77. val = readl(&platdata->regs->gpiodata + bank * 2);
  78. val = !!(val & (1 << pin));
  79. return val;
  80. };
  81. static int xilinx_gpio_get_function(struct udevice *dev, unsigned offset)
  82. {
  83. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  84. int val, ret;
  85. u32 bank, pin;
  86. ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
  87. if (ret)
  88. return ret;
  89. /* Check if all pins are inputs */
  90. if (platdata->bank_input[bank])
  91. return GPIOF_INPUT;
  92. /* Check if all pins are outputs */
  93. if (platdata->bank_output[bank])
  94. return GPIOF_OUTPUT;
  95. /* FIXME test on dual */
  96. val = readl(&platdata->regs->gpiodir + bank * 2);
  97. val = !(val & (1 << pin));
  98. /* input is 1 in reg but GPIOF_INPUT is 0 */
  99. /* output is 0 in reg but GPIOF_OUTPUT is 1 */
  100. return val;
  101. }
  102. static int xilinx_gpio_direction_output(struct udevice *dev, unsigned offset,
  103. int value)
  104. {
  105. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  106. int val, ret;
  107. u32 bank, pin;
  108. ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
  109. if (ret)
  110. return ret;
  111. /* can't change it if all is input by default */
  112. if (platdata->bank_input[bank])
  113. return -EINVAL;
  114. xilinx_gpio_set_value(dev, offset, value);
  115. if (!platdata->bank_output[bank]) {
  116. val = readl(&platdata->regs->gpiodir + bank * 2);
  117. val = val & ~(1 << pin);
  118. writel(val, &platdata->regs->gpiodir + bank * 2);
  119. }
  120. return 0;
  121. }
  122. static int xilinx_gpio_direction_input(struct udevice *dev, unsigned offset)
  123. {
  124. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  125. int val, ret;
  126. u32 bank, pin;
  127. ret = xilinx_gpio_get_bank_pin(offset, &bank, &pin, dev);
  128. if (ret)
  129. return ret;
  130. /* Already input */
  131. if (platdata->bank_input[bank])
  132. return 0;
  133. /* can't change it if all is output by default */
  134. if (platdata->bank_output[bank])
  135. return -EINVAL;
  136. val = readl(&platdata->regs->gpiodir + bank * 2);
  137. val = val | (1 << pin);
  138. writel(val, &platdata->regs->gpiodir + bank * 2);
  139. return 0;
  140. }
  141. static int xilinx_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
  142. struct ofnode_phandle_args *args)
  143. {
  144. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  145. desc->offset = args->args[0];
  146. debug("%s: argc: %x, [0]: %x, [1]: %x, [2]: %x\n", __func__,
  147. args->args_count, args->args[0], args->args[1], args->args[2]);
  148. /*
  149. * The second cell is channel offset:
  150. * 0 is first channel, 8 is second channel
  151. *
  152. * U-Boot driver just combine channels together that's why simply
  153. * add amount of pins in second channel if present.
  154. */
  155. if (args->args[1]) {
  156. if (!platdata->bank_max[1]) {
  157. printf("%s: %s has no second channel\n",
  158. __func__, dev->name);
  159. return -EINVAL;
  160. }
  161. desc->offset += platdata->bank_max[0];
  162. }
  163. /* The third cell is optional */
  164. if (args->args_count > 2)
  165. desc->flags = (args->args[2] &
  166. GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0);
  167. debug("%s: offset %x, flags %lx\n",
  168. __func__, desc->offset, desc->flags);
  169. return 0;
  170. }
  171. static const struct dm_gpio_ops xilinx_gpio_ops = {
  172. .direction_input = xilinx_gpio_direction_input,
  173. .direction_output = xilinx_gpio_direction_output,
  174. .get_value = xilinx_gpio_get_value,
  175. .set_value = xilinx_gpio_set_value,
  176. .get_function = xilinx_gpio_get_function,
  177. .xlate = xilinx_gpio_xlate,
  178. };
  179. static int xilinx_gpio_probe(struct udevice *dev)
  180. {
  181. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  182. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  183. uc_priv->bank_name = dev->name;
  184. uc_priv->gpio_count = platdata->bank_max[0] + platdata->bank_max[1];
  185. return 0;
  186. }
  187. static int xilinx_gpio_ofdata_to_platdata(struct udevice *dev)
  188. {
  189. struct xilinx_gpio_platdata *platdata = dev_get_platdata(dev);
  190. int is_dual;
  191. platdata->regs = (struct gpio_regs *)dev_read_addr(dev);
  192. platdata->bank_max[0] = dev_read_u32_default(dev,
  193. "xlnx,gpio-width", 0);
  194. platdata->bank_input[0] = dev_read_u32_default(dev,
  195. "xlnx,all-inputs", 0);
  196. platdata->bank_output[0] = dev_read_u32_default(dev,
  197. "xlnx,all-outputs", 0);
  198. is_dual = dev_read_u32_default(dev, "xlnx,is-dual", 0);
  199. if (is_dual) {
  200. platdata->bank_max[1] = dev_read_u32_default(dev,
  201. "xlnx,gpio2-width", 0);
  202. platdata->bank_input[1] = dev_read_u32_default(dev,
  203. "xlnx,all-inputs-2", 0);
  204. platdata->bank_output[1] = dev_read_u32_default(dev,
  205. "xlnx,all-outputs-2", 0);
  206. }
  207. return 0;
  208. }
  209. static const struct udevice_id xilinx_gpio_ids[] = {
  210. { .compatible = "xlnx,xps-gpio-1.00.a",},
  211. { }
  212. };
  213. U_BOOT_DRIVER(xilinx_gpio) = {
  214. .name = "xlnx_gpio",
  215. .id = UCLASS_GPIO,
  216. .ops = &xilinx_gpio_ops,
  217. .of_match = xilinx_gpio_ids,
  218. .ofdata_to_platdata = xilinx_gpio_ofdata_to_platdata,
  219. .probe = xilinx_gpio_probe,
  220. .platdata_auto_alloc_size = sizeof(struct xilinx_gpio_platdata),
  221. };