reset_manager.h 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _RESET_MANAGER_H_
  7. #define _RESET_MANAGER_H_
  8. void reset_cpu(ulong addr);
  9. void reset_deassert_peripherals_handoff(void);
  10. void socfpga_bridges_reset(int enable);
  11. void socfpga_per_reset(u32 reset, int set);
  12. void socfpga_per_reset_all(void);
  13. struct socfpga_reset_manager {
  14. u32 status;
  15. u32 ctrl;
  16. u32 counts;
  17. u32 padding1;
  18. u32 mpu_mod_reset;
  19. u32 per_mod_reset;
  20. u32 per2_mod_reset;
  21. u32 brg_mod_reset;
  22. u32 misc_mod_reset;
  23. u32 padding2[12];
  24. u32 tstscratch;
  25. };
  26. #if defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
  27. #define RSTMGR_CTRL_SWWARMRSTREQ_LSB 2
  28. #else
  29. #define RSTMGR_CTRL_SWWARMRSTREQ_LSB 1
  30. #endif
  31. /*
  32. * Define a reset identifier, from which a permodrst bank ID
  33. * and reset ID can be extracted using the subsequent macros
  34. * RSTMGR_RESET() and RSTMGR_BANK().
  35. */
  36. #define RSTMGR_BANK_OFFSET 8
  37. #define RSTMGR_BANK_MASK 0x7
  38. #define RSTMGR_RESET_OFFSET 0
  39. #define RSTMGR_RESET_MASK 0x1f
  40. #define RSTMGR_DEFINE(_bank, _offset) \
  41. ((_bank) << RSTMGR_BANK_OFFSET) | ((_offset) << RSTMGR_RESET_OFFSET)
  42. /* Extract reset ID from the reset identifier. */
  43. #define RSTMGR_RESET(_reset) \
  44. (((_reset) >> RSTMGR_RESET_OFFSET) & RSTMGR_RESET_MASK)
  45. /* Extract bank ID from the reset identifier. */
  46. #define RSTMGR_BANK(_reset) \
  47. (((_reset) >> RSTMGR_BANK_OFFSET) & RSTMGR_BANK_MASK)
  48. /*
  49. * SocFPGA Cyclone V/Arria V reset IDs, bank mapping is as follows:
  50. * 0 ... mpumodrst
  51. * 1 ... permodrst
  52. * 2 ... per2modrst
  53. * 3 ... brgmodrst
  54. * 4 ... miscmodrst
  55. */
  56. #define RSTMGR_EMAC0 RSTMGR_DEFINE(1, 0)
  57. #define RSTMGR_EMAC1 RSTMGR_DEFINE(1, 1)
  58. #define RSTMGR_NAND RSTMGR_DEFINE(1, 4)
  59. #define RSTMGR_QSPI RSTMGR_DEFINE(1, 5)
  60. #define RSTMGR_L4WD0 RSTMGR_DEFINE(1, 6)
  61. #define RSTMGR_OSC1TIMER0 RSTMGR_DEFINE(1, 8)
  62. #define RSTMGR_UART0 RSTMGR_DEFINE(1, 16)
  63. #define RSTMGR_SPIM0 RSTMGR_DEFINE(1, 18)
  64. #define RSTMGR_SPIM1 RSTMGR_DEFINE(1, 19)
  65. #define RSTMGR_SDMMC RSTMGR_DEFINE(1, 22)
  66. #define RSTMGR_DMA RSTMGR_DEFINE(1, 28)
  67. #define RSTMGR_SDR RSTMGR_DEFINE(1, 29)
  68. /* Create a human-readable reference to SoCFPGA reset. */
  69. #define SOCFPGA_RESET(_name) RSTMGR_##_name
  70. #endif /* _RESET_MANAGER_H_ */