spl.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/pl310.h>
  9. #include <asm/u-boot.h>
  10. #include <asm/utils.h>
  11. #include <image.h>
  12. #include <asm/arch/reset_manager.h>
  13. #include <spl.h>
  14. #include <asm/arch/system_manager.h>
  15. #include <asm/arch/freeze_controller.h>
  16. #include <asm/arch/clock_manager.h>
  17. #include <asm/arch/scan_manager.h>
  18. #include <asm/arch/sdram.h>
  19. #include <asm/arch/scu.h>
  20. #include <asm/arch/nic301.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static struct pl310_regs *const pl310 =
  23. (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
  24. static struct scu_registers *scu_regs =
  25. (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
  26. static struct nic301_registers *nic301_regs =
  27. (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
  28. static void socfpga_nic301_slave_ns(void)
  29. {
  30. writel(0x1, &nic301_regs->lwhps2fpgaregs);
  31. writel(0x1, &nic301_regs->hps2fpgaregs);
  32. writel(0x1, &nic301_regs->acp);
  33. writel(0x1, &nic301_regs->rom);
  34. writel(0x1, &nic301_regs->ocram);
  35. writel(0x1, &nic301_regs->sdrdata);
  36. }
  37. void board_init_f(ulong dummy)
  38. {
  39. struct socfpga_system_manager *sysmgr_regs =
  40. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  41. unsigned long reg;
  42. /*
  43. * First C code to run. Clear fake OCRAM ECC first as SBE
  44. * and DBE might triggered during power on
  45. */
  46. reg = readl(&sysmgr_regs->eccgrp_ocram);
  47. if (reg & SYSMGR_ECC_OCRAM_SERR)
  48. writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
  49. &sysmgr_regs->eccgrp_ocram);
  50. if (reg & SYSMGR_ECC_OCRAM_DERR)
  51. writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
  52. &sysmgr_regs->eccgrp_ocram);
  53. memset(__bss_start, 0, __bss_end - __bss_start);
  54. socfpga_nic301_slave_ns();
  55. /* Configure ARM MPU SNSAC register. */
  56. setbits_le32(&scu_regs->sacr, 0xfff);
  57. /* Remap SDRAM to 0x0 */
  58. writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
  59. writel(0x1, &pl310->pl310_addr_filter_start);
  60. board_init_r(NULL, 0);
  61. }
  62. u32 spl_boot_device(void)
  63. {
  64. return BOOT_DEVICE_RAM;
  65. }
  66. /*
  67. * Board initialization after bss clearance
  68. */
  69. void spl_board_init(void)
  70. {
  71. unsigned long sdram_size;
  72. #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
  73. const struct cm_config *cm_default_cfg = cm_get_default_config();
  74. #endif
  75. debug("Freezing all I/O banks\n");
  76. /* freeze all IO banks */
  77. sys_mgr_frzctrl_freeze_req();
  78. /* Put everything into reset but L4WD0. */
  79. socfpga_per_reset_all();
  80. /* Put FPGA bridges into reset too. */
  81. socfpga_bridges_reset(1);
  82. socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
  83. socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
  84. socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
  85. timer_init();
  86. debug("Reconfigure Clock Manager\n");
  87. /* reconfigure the PLLs */
  88. cm_basic_init(cm_default_cfg);
  89. /* Enable bootrom to configure IOs. */
  90. sysmgr_config_warmrstcfgio(1);
  91. /* configure the IOCSR / IO buffer settings */
  92. if (scan_mgr_configure_iocsr())
  93. hang();
  94. sysmgr_config_warmrstcfgio(0);
  95. /* configure the pin muxing through system manager */
  96. sysmgr_config_warmrstcfgio(1);
  97. sysmgr_pinmux_init();
  98. sysmgr_config_warmrstcfgio(0);
  99. #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
  100. /* De-assert reset for peripherals and bridges based on handoff */
  101. reset_deassert_peripherals_handoff();
  102. socfpga_bridges_reset(0);
  103. debug("Unfreezing/Thaw all I/O banks\n");
  104. /* unfreeze / thaw all IO banks */
  105. sys_mgr_frzctrl_thaw_req();
  106. /* enable console uart printing */
  107. preloader_console_init();
  108. if (sdram_mmr_init_full(0xffffffff) != 0) {
  109. puts("SDRAM init failed.\n");
  110. hang();
  111. }
  112. debug("SDRAM: Calibrating PHY\n");
  113. /* SDRAM calibration */
  114. if (sdram_calibration_full() == 0) {
  115. puts("SDRAM calibration failed.\n");
  116. hang();
  117. }
  118. sdram_size = sdram_calculate_size();
  119. debug("SDRAM: %ld MiB\n", sdram_size >> 20);
  120. /* Sanity check ensure correct SDRAM size specified */
  121. if (get_ram_size(0, sdram_size) != sdram_size) {
  122. puts("SDRAM size check failed!\n");
  123. hang();
  124. }
  125. socfpga_bridges_reset(1);
  126. }