sdram.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright Altera Corporation (C) 2014-2015
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _SDRAM_H_
  7. #define _SDRAM_H_
  8. #ifndef __ASSEMBLY__
  9. unsigned long sdram_calculate_size(void);
  10. int sdram_mmr_init_full(unsigned int sdr_phy_reg);
  11. int sdram_calibration_full(void);
  12. const struct socfpga_sdram_config *socfpga_get_sdram_config(void);
  13. void socfpga_get_seq_ac_init(const u32 **init, unsigned int *nelem);
  14. void socfpga_get_seq_inst_init(const u32 **init, unsigned int *nelem);
  15. const struct socfpga_sdram_rw_mgr_config *socfpga_get_sdram_rwmgr_config(void);
  16. const struct socfpga_sdram_io_config *socfpga_get_sdram_io_config(void);
  17. const struct socfpga_sdram_misc_config *socfpga_get_sdram_misc_config(void);
  18. #define SDR_CTRLGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x5000)
  19. struct socfpga_sdr_ctrl {
  20. u32 ctrl_cfg;
  21. u32 dram_timing1;
  22. u32 dram_timing2;
  23. u32 dram_timing3;
  24. u32 dram_timing4; /* 0x10 */
  25. u32 lowpwr_timing;
  26. u32 dram_odt;
  27. u32 __padding0[4];
  28. u32 dram_addrw; /* 0x2c */
  29. u32 dram_if_width; /* 0x30 */
  30. u32 dram_dev_width;
  31. u32 dram_sts;
  32. u32 dram_intr;
  33. u32 sbe_count; /* 0x40 */
  34. u32 dbe_count;
  35. u32 err_addr;
  36. u32 drop_count;
  37. u32 drop_addr; /* 0x50 */
  38. u32 lowpwr_eq;
  39. u32 lowpwr_ack;
  40. u32 static_cfg;
  41. u32 ctrl_width; /* 0x60 */
  42. u32 cport_width;
  43. u32 cport_wmap;
  44. u32 cport_rmap;
  45. u32 rfifo_cmap; /* 0x70 */
  46. u32 wfifo_cmap;
  47. u32 cport_rdwr;
  48. u32 port_cfg;
  49. u32 fpgaport_rst; /* 0x80 */
  50. u32 __padding1;
  51. u32 fifo_cfg;
  52. u32 protport_default;
  53. u32 prot_rule_addr; /* 0x90 */
  54. u32 prot_rule_id;
  55. u32 prot_rule_data;
  56. u32 prot_rule_rdwr;
  57. u32 __padding2[3];
  58. u32 mp_priority; /* 0xac */
  59. u32 mp_weight0; /* 0xb0 */
  60. u32 mp_weight1;
  61. u32 mp_weight2;
  62. u32 mp_weight3;
  63. u32 mp_pacing0; /* 0xc0 */
  64. u32 mp_pacing1;
  65. u32 mp_pacing2;
  66. u32 mp_pacing3;
  67. u32 mp_threshold0; /* 0xd0 */
  68. u32 mp_threshold1;
  69. u32 mp_threshold2;
  70. u32 __padding3[29];
  71. u32 phy_ctrl0; /* 0x150 */
  72. u32 phy_ctrl1;
  73. u32 phy_ctrl2;
  74. };
  75. /* SDRAM configuration structure for the SPL. */
  76. struct socfpga_sdram_config {
  77. u32 ctrl_cfg;
  78. u32 dram_timing1;
  79. u32 dram_timing2;
  80. u32 dram_timing3;
  81. u32 dram_timing4;
  82. u32 lowpwr_timing;
  83. u32 dram_odt;
  84. u32 dram_addrw;
  85. u32 dram_if_width;
  86. u32 dram_dev_width;
  87. u32 dram_intr;
  88. u32 lowpwr_eq;
  89. u32 static_cfg;
  90. u32 ctrl_width;
  91. u32 cport_width;
  92. u32 cport_wmap;
  93. u32 cport_rmap;
  94. u32 rfifo_cmap;
  95. u32 wfifo_cmap;
  96. u32 cport_rdwr;
  97. u32 port_cfg;
  98. u32 fpgaport_rst;
  99. u32 fifo_cfg;
  100. u32 mp_priority;
  101. u32 mp_weight0;
  102. u32 mp_weight1;
  103. u32 mp_weight2;
  104. u32 mp_weight3;
  105. u32 mp_pacing0;
  106. u32 mp_pacing1;
  107. u32 mp_pacing2;
  108. u32 mp_pacing3;
  109. u32 mp_threshold0;
  110. u32 mp_threshold1;
  111. u32 mp_threshold2;
  112. u32 phy_ctrl0;
  113. };
  114. struct socfpga_sdram_rw_mgr_config {
  115. u8 activate_0_and_1;
  116. u8 activate_0_and_1_wait1;
  117. u8 activate_0_and_1_wait2;
  118. u8 activate_1;
  119. u8 clear_dqs_enable;
  120. u8 guaranteed_read;
  121. u8 guaranteed_read_cont;
  122. u8 guaranteed_write;
  123. u8 guaranteed_write_wait0;
  124. u8 guaranteed_write_wait1;
  125. u8 guaranteed_write_wait2;
  126. u8 guaranteed_write_wait3;
  127. u8 idle;
  128. u8 idle_loop1;
  129. u8 idle_loop2;
  130. u8 init_reset_0_cke_0;
  131. u8 init_reset_1_cke_0;
  132. u8 lfsr_wr_rd_bank_0;
  133. u8 lfsr_wr_rd_bank_0_data;
  134. u8 lfsr_wr_rd_bank_0_dqs;
  135. u8 lfsr_wr_rd_bank_0_nop;
  136. u8 lfsr_wr_rd_bank_0_wait;
  137. u8 lfsr_wr_rd_bank_0_wl_1;
  138. u8 lfsr_wr_rd_dm_bank_0;
  139. u8 lfsr_wr_rd_dm_bank_0_data;
  140. u8 lfsr_wr_rd_dm_bank_0_dqs;
  141. u8 lfsr_wr_rd_dm_bank_0_nop;
  142. u8 lfsr_wr_rd_dm_bank_0_wait;
  143. u8 lfsr_wr_rd_dm_bank_0_wl_1;
  144. u8 mrs0_dll_reset;
  145. u8 mrs0_dll_reset_mirr;
  146. u8 mrs0_user;
  147. u8 mrs0_user_mirr;
  148. u8 mrs1;
  149. u8 mrs1_mirr;
  150. u8 mrs2;
  151. u8 mrs2_mirr;
  152. u8 mrs3;
  153. u8 mrs3_mirr;
  154. u8 precharge_all;
  155. u8 read_b2b;
  156. u8 read_b2b_wait1;
  157. u8 read_b2b_wait2;
  158. u8 refresh_all;
  159. u8 rreturn;
  160. u8 sgle_read;
  161. u8 zqcl;
  162. u8 true_mem_data_mask_width;
  163. u8 mem_address_mirroring;
  164. u8 mem_data_mask_width;
  165. u8 mem_data_width;
  166. u8 mem_dq_per_read_dqs;
  167. u8 mem_dq_per_write_dqs;
  168. u8 mem_if_read_dqs_width;
  169. u8 mem_if_write_dqs_width;
  170. u8 mem_number_of_cs_per_dimm;
  171. u8 mem_number_of_ranks;
  172. u8 mem_virtual_groups_per_read_dqs;
  173. u8 mem_virtual_groups_per_write_dqs;
  174. };
  175. struct socfpga_sdram_io_config {
  176. u16 delay_per_opa_tap;
  177. u8 delay_per_dchain_tap;
  178. u8 delay_per_dqs_en_dchain_tap;
  179. u8 dll_chain_length;
  180. u8 dqdqs_out_phase_max;
  181. u8 dqs_en_delay_max;
  182. u8 dqs_en_delay_offset;
  183. u8 dqs_en_phase_max;
  184. u8 dqs_in_delay_max;
  185. u8 dqs_in_reserve;
  186. u8 dqs_out_reserve;
  187. u8 io_in_delay_max;
  188. u8 io_out1_delay_max;
  189. u8 io_out2_delay_max;
  190. u8 shift_dqs_en_when_shift_dqs;
  191. };
  192. struct socfpga_sdram_misc_config {
  193. u32 reg_file_init_seq_signature;
  194. u8 afi_rate_ratio;
  195. u8 calib_lfifo_offset;
  196. u8 calib_vfifo_offset;
  197. u8 enable_super_quick_calibration;
  198. u8 max_latency_count_width;
  199. u8 read_valid_fifo_size;
  200. u8 tinit_cntr0_val;
  201. u8 tinit_cntr1_val;
  202. u8 tinit_cntr2_val;
  203. u8 treset_cntr0_val;
  204. u8 treset_cntr1_val;
  205. u8 treset_cntr2_val;
  206. };
  207. #define SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB 23
  208. #define SDR_CTRLGRP_CTRLCFG_NODMPINS_MASK 0x00800000
  209. #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB 22
  210. #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_MASK 0x00400000
  211. #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB 16
  212. #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_MASK 0x003f0000
  213. #define SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB 15
  214. #define SDR_CTRLGRP_CTRLCFG_REORDEREN_MASK 0x00008000
  215. #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB 11
  216. #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_MASK 0x00000800
  217. #define SDR_CTRLGRP_CTRLCFG_ECCEN_LSB 10
  218. #define SDR_CTRLGRP_CTRLCFG_ECCEN_MASK 0x00000400
  219. #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB 8
  220. #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK 0x00000300
  221. #define SDR_CTRLGRP_CTRLCFG_MEMBL_LSB 3
  222. #define SDR_CTRLGRP_CTRLCFG_MEMBL_MASK 0x000000f8
  223. #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB 0
  224. #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_MASK 0x00000007
  225. /* Register template: sdr::ctrlgrp::dramtiming1 */
  226. #define SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB 24
  227. #define SDR_CTRLGRP_DRAMTIMING1_TRFC_MASK 0xff000000
  228. #define SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB 18
  229. #define SDR_CTRLGRP_DRAMTIMING1_TFAW_MASK 0x00fc0000
  230. #define SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB 14
  231. #define SDR_CTRLGRP_DRAMTIMING1_TRRD_MASK 0x0003c000
  232. #define SDR_CTRLGRP_DRAMTIMING1_TCL_LSB 9
  233. #define SDR_CTRLGRP_DRAMTIMING1_TCL_MASK 0x00003e00
  234. #define SDR_CTRLGRP_DRAMTIMING1_TAL_LSB 4
  235. #define SDR_CTRLGRP_DRAMTIMING1_TAL_MASK 0x000001f0
  236. #define SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB 0
  237. #define SDR_CTRLGRP_DRAMTIMING1_TCWL_MASK 0x0000000f
  238. /* Register template: sdr::ctrlgrp::dramtiming2 */
  239. #define SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB 25
  240. #define SDR_CTRLGRP_DRAMTIMING2_TWTR_MASK 0x1e000000
  241. #define SDR_CTRLGRP_DRAMTIMING2_TWR_LSB 21
  242. #define SDR_CTRLGRP_DRAMTIMING2_TWR_MASK 0x01e00000
  243. #define SDR_CTRLGRP_DRAMTIMING2_TRP_LSB 17
  244. #define SDR_CTRLGRP_DRAMTIMING2_TRP_MASK 0x001e0000
  245. #define SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB 13
  246. #define SDR_CTRLGRP_DRAMTIMING2_TRCD_MASK 0x0001e000
  247. #define SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB 0
  248. #define SDR_CTRLGRP_DRAMTIMING2_TREFI_MASK 0x00001fff
  249. /* Register template: sdr::ctrlgrp::dramtiming3 */
  250. #define SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB 19
  251. #define SDR_CTRLGRP_DRAMTIMING3_TCCD_MASK 0x00780000
  252. #define SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB 15
  253. #define SDR_CTRLGRP_DRAMTIMING3_TMRD_MASK 0x00078000
  254. #define SDR_CTRLGRP_DRAMTIMING3_TRC_LSB 9
  255. #define SDR_CTRLGRP_DRAMTIMING3_TRC_MASK 0x00007e00
  256. #define SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB 4
  257. #define SDR_CTRLGRP_DRAMTIMING3_TRAS_MASK 0x000001f0
  258. #define SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB 0
  259. #define SDR_CTRLGRP_DRAMTIMING3_TRTP_MASK 0x0000000f
  260. /* Register template: sdr::ctrlgrp::dramtiming4 */
  261. #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_LSB 20
  262. #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_MASK 0x00f00000
  263. #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB 10
  264. #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_MASK 0x000ffc00
  265. #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB 0
  266. #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_MASK 0x000003ff
  267. /* Register template: sdr::ctrlgrp::lowpwrtiming */
  268. #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB 16
  269. #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_MASK 0x000f0000
  270. #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB 0
  271. #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_MASK 0x0000ffff
  272. /* Register template: sdr::ctrlgrp::dramaddrw */
  273. #define SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB 13
  274. #define SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK 0x0000e000
  275. #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB 10
  276. #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK 0x00001c00
  277. #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB 5
  278. #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK 0x000003e0
  279. #define SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB 0
  280. #define SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK 0x0000001f
  281. /* Register template: sdr::ctrlgrp::dramifwidth */
  282. #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB 0
  283. #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_MASK 0x000000ff
  284. /* Register template: sdr::ctrlgrp::dramdevwidth */
  285. #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB 0
  286. #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_MASK 0x0000000f
  287. /* Register template: sdr::ctrlgrp::dramintr */
  288. #define SDR_CTRLGRP_DRAMINTR_INTREN_LSB 0
  289. #define SDR_CTRLGRP_DRAMINTR_INTREN_MASK 0x00000001
  290. #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB 4
  291. #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_MASK 0x00000030
  292. /* Register template: sdr::ctrlgrp::staticcfg */
  293. #define SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB 3
  294. #define SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK 0x00000008
  295. #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB 2
  296. #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_MASK 0x00000004
  297. #define SDR_CTRLGRP_STATICCFG_MEMBL_LSB 0
  298. #define SDR_CTRLGRP_STATICCFG_MEMBL_MASK 0x00000003
  299. /* Register template: sdr::ctrlgrp::ctrlwidth */
  300. #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB 0
  301. #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_MASK 0x00000003
  302. /* Register template: sdr::ctrlgrp::cportwidth */
  303. #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB 0
  304. #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_MASK 0x000fffff
  305. /* Register template: sdr::ctrlgrp::cportwmap */
  306. #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB 0
  307. #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_MASK 0x3fffffff
  308. /* Register template: sdr::ctrlgrp::cportrmap */
  309. #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB 0
  310. #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_MASK 0x3fffffff
  311. /* Register template: sdr::ctrlgrp::rfifocmap */
  312. #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB 0
  313. #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_MASK 0x00ffffff
  314. /* Register template: sdr::ctrlgrp::wfifocmap */
  315. #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB 0
  316. #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_MASK 0x00ffffff
  317. /* Register template: sdr::ctrlgrp::cportrdwr */
  318. #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB 0
  319. #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_MASK 0x000fffff
  320. /* Register template: sdr::ctrlgrp::portcfg */
  321. #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB 10
  322. #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_MASK 0x000ffc00
  323. #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_LSB 0
  324. #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_MASK 0x000003ff
  325. /* Register template: sdr::ctrlgrp::fifocfg */
  326. #define SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB 10
  327. #define SDR_CTRLGRP_FIFOCFG_INCSYNC_MASK 0x00000400
  328. #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB 0
  329. #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_MASK 0x000003ff
  330. /* Register template: sdr::ctrlgrp::mppriority */
  331. #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB 0
  332. #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_MASK 0x3fffffff
  333. /* Register template: sdr::ctrlgrp::mpweight::mpweight_0 */
  334. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB 0
  335. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_MASK 0xffffffff
  336. /* Register template: sdr::ctrlgrp::mpweight::mpweight_1 */
  337. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB 18
  338. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_MASK 0xfffc0000
  339. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB 0
  340. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_MASK 0x0003ffff
  341. /* Register template: sdr::ctrlgrp::mpweight::mpweight_2 */
  342. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB 0
  343. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_MASK 0xffffffff
  344. /* Register template: sdr::ctrlgrp::mpweight::mpweight_3 */
  345. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB 0
  346. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_MASK 0x0003ffff
  347. /* Register template: sdr::ctrlgrp::mppacing::mppacing_0 */
  348. #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB 0
  349. #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_MASK 0xffffffff
  350. /* Register template: sdr::ctrlgrp::mppacing::mppacing_1 */
  351. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB 28
  352. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_MASK 0xf0000000
  353. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB 0
  354. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_MASK 0x0fffffff
  355. /* Register template: sdr::ctrlgrp::mppacing::mppacing_2 */
  356. #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB 0
  357. #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_MASK 0xffffffff
  358. /* Register template: sdr::ctrlgrp::mppacing::mppacing_3 */
  359. #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB 0
  360. #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_MASK 0x00ffffff
  361. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_0 */
  362. #define \
  363. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB 0
  364. #define \
  365. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_MASK \
  366. 0xffffffff
  367. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_1 */
  368. #define \
  369. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB 0
  370. #define \
  371. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_MASK \
  372. 0xffffffff
  373. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_2 */
  374. #define \
  375. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB 0
  376. #define \
  377. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_MASK \
  378. 0x0000ffff
  379. /* Register template: sdr::ctrlgrp::remappriority */
  380. #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_LSB 0
  381. #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_MASK 0x000000ff
  382. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_0 */
  383. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_LSB 12
  384. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH 20
  385. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(x) \
  386. (((x) << 12) & 0xfffff000)
  387. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(x) \
  388. (((x) << 10) & 0x00000c00)
  389. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(x) \
  390. (((x) << 6) & 0x000000c0)
  391. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(x) \
  392. (((x) << 8) & 0x00000100)
  393. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(x) \
  394. (((x) << 9) & 0x00000200)
  395. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(x) \
  396. (((x) << 4) & 0x00000030)
  397. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(x) \
  398. (((x) << 2) & 0x0000000c)
  399. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(x) \
  400. (((x) << 0) & 0x00000003)
  401. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_1 */
  402. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH 20
  403. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(x) \
  404. (((x) << 12) & 0xfffff000)
  405. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(x) \
  406. (((x) << 0) & 0x00000fff)
  407. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_2 */
  408. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(x) \
  409. (((x) << 0) & 0x00000fff)
  410. /* Register template: sdr::ctrlgrp::dramodt */
  411. #define SDR_CTRLGRP_DRAMODT_READ_LSB 4
  412. #define SDR_CTRLGRP_DRAMODT_READ_MASK 0x000000f0
  413. #define SDR_CTRLGRP_DRAMODT_WRITE_LSB 0
  414. #define SDR_CTRLGRP_DRAMODT_WRITE_MASK 0x0000000f
  415. /* Field instance: sdr::ctrlgrp::dramsts */
  416. #define SDR_CTRLGRP_DRAMSTS_DBEERR_MASK 0x00000008
  417. #define SDR_CTRLGRP_DRAMSTS_SBEERR_MASK 0x00000004
  418. /* SDRAM width macro for configuration with ECC */
  419. #define SDRAM_WIDTH_32BIT_WITH_ECC 40
  420. #define SDRAM_WIDTH_16BIT_WITH_ECC 24
  421. #endif
  422. #endif /* _SDRAM_H_ */