start.S 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start:
  44. b reset
  45. ldr pc, _undefined_instruction
  46. ldr pc, _software_interrupt
  47. ldr pc, _prefetch_abort
  48. ldr pc, _data_abort
  49. ldr pc, _not_used
  50. ldr pc, _irq
  51. ldr pc, _fiq
  52. _undefined_instruction:
  53. .word undefined_instruction
  54. _software_interrupt:
  55. .word software_interrupt
  56. _prefetch_abort:
  57. .word prefetch_abort
  58. _data_abort:
  59. .word data_abort
  60. _not_used:
  61. .word not_used
  62. _irq:
  63. .word irq
  64. _fiq:
  65. .word fiq
  66. .balignl 16,0xdeadbeef
  67. /*
  68. *************************************************************************
  69. *
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from memory!
  73. * setup memory and board specific bits prior to relocation.
  74. * relocate armboot to ram
  75. * setup stack
  76. *
  77. *************************************************************************
  78. */
  79. .globl _TEXT_BASE
  80. _TEXT_BASE:
  81. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  82. .word CONFIG_SPL_TEXT_BASE
  83. #else
  84. .word CONFIG_SYS_TEXT_BASE
  85. #endif
  86. /*
  87. * These are defined in the board-specific linker script.
  88. * Subtracting _start from them lets the linker put their
  89. * relative position in the executable instead of leaving
  90. * them null.
  91. */
  92. .globl _bss_start_ofs
  93. _bss_start_ofs:
  94. .word __bss_start - _start
  95. .globl _bss_end_ofs
  96. _bss_end_ofs:
  97. .word __bss_end - _start
  98. .globl _end_ofs
  99. _end_ofs:
  100. .word _end - _start
  101. #ifdef CONFIG_USE_IRQ
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl IRQ_STACK_START
  104. IRQ_STACK_START:
  105. .word 0x0badc0de
  106. /* IRQ stack memory (calculated at run-time) */
  107. .globl FIQ_STACK_START
  108. FIQ_STACK_START:
  109. .word 0x0badc0de
  110. #endif
  111. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  112. .globl IRQ_STACK_START_IN
  113. IRQ_STACK_START_IN:
  114. .word 0x0badc0de
  115. /*
  116. * the actual reset code
  117. */
  118. reset:
  119. /*
  120. * set the cpu to SVC32 mode
  121. */
  122. mrs r0,cpsr
  123. bic r0,r0,#0x1f
  124. orr r0,r0,#0xd3
  125. msr cpsr,r0
  126. /*
  127. * we do sys-critical inits only at reboot,
  128. * not when booting from ram!
  129. */
  130. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  131. bl cpu_init_crit
  132. #endif
  133. bl _main
  134. /*------------------------------------------------------------------------------*/
  135. .globl c_runtime_cpu_setup
  136. c_runtime_cpu_setup:
  137. mov pc, lr
  138. /*
  139. *************************************************************************
  140. *
  141. * CPU_init_critical registers
  142. *
  143. * setup important registers
  144. * setup memory timing
  145. *
  146. *************************************************************************
  147. */
  148. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  149. cpu_init_crit:
  150. /* arm_int_generic assumes the ARM boot monitor, or user software,
  151. * has initialized the platform
  152. */
  153. mov pc, lr /* back to my caller */
  154. #endif
  155. /*
  156. *************************************************************************
  157. *
  158. * Interrupt handling
  159. *
  160. *************************************************************************
  161. */
  162. @
  163. @ IRQ stack frame.
  164. @
  165. #define S_FRAME_SIZE 72
  166. #define S_OLD_R0 68
  167. #define S_PSR 64
  168. #define S_PC 60
  169. #define S_LR 56
  170. #define S_SP 52
  171. #define S_IP 48
  172. #define S_FP 44
  173. #define S_R10 40
  174. #define S_R9 36
  175. #define S_R8 32
  176. #define S_R7 28
  177. #define S_R6 24
  178. #define S_R5 20
  179. #define S_R4 16
  180. #define S_R3 12
  181. #define S_R2 8
  182. #define S_R1 4
  183. #define S_R0 0
  184. #define MODE_SVC 0x13
  185. #define I_BIT 0x80
  186. /*
  187. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  188. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  189. */
  190. .macro bad_save_user_regs
  191. @ carve out a frame on current user stack
  192. sub sp, sp, #S_FRAME_SIZE
  193. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  194. ldr r2, IRQ_STACK_START_IN
  195. @ get values for "aborted" pc and cpsr (into parm regs)
  196. ldmia r2, {r2 - r3}
  197. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  198. add r5, sp, #S_SP
  199. mov r1, lr
  200. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  201. mov r0, sp @ save current stack into r0 (param register)
  202. .endm
  203. .macro irq_save_user_regs
  204. sub sp, sp, #S_FRAME_SIZE
  205. stmia sp, {r0 - r12} @ Calling r0-r12
  206. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  207. add r8, sp, #S_PC
  208. stmdb r8, {sp, lr}^ @ Calling SP, LR
  209. str lr, [r8, #0] @ Save calling PC
  210. mrs r6, spsr
  211. str r6, [r8, #4] @ Save CPSR
  212. str r0, [r8, #8] @ Save OLD_R0
  213. mov r0, sp
  214. .endm
  215. .macro irq_restore_user_regs
  216. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  217. mov r0, r0
  218. ldr lr, [sp, #S_PC] @ Get PC
  219. add sp, sp, #S_FRAME_SIZE
  220. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  221. .endm
  222. .macro get_bad_stack
  223. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  224. str lr, [r13] @ save caller lr in position 0 of saved stack
  225. mrs lr, spsr @ get the spsr
  226. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  227. mov r13, #MODE_SVC @ prepare SVC-Mode
  228. @ msr spsr_c, r13
  229. msr spsr, r13 @ switch modes, make sure moves will execute
  230. mov lr, pc @ capture return pc
  231. movs pc, lr @ jump to next instruction & switch modes.
  232. .endm
  233. .macro get_irq_stack @ setup IRQ stack
  234. ldr sp, IRQ_STACK_START
  235. .endm
  236. .macro get_fiq_stack @ setup FIQ stack
  237. ldr sp, FIQ_STACK_START
  238. .endm
  239. /*
  240. * exception handlers
  241. */
  242. .align 5
  243. .globl undefined_instruction
  244. undefined_instruction:
  245. get_bad_stack
  246. bad_save_user_regs
  247. bl do_undefined_instruction
  248. .align 5
  249. .globl software_interrupt
  250. software_interrupt:
  251. get_bad_stack
  252. bad_save_user_regs
  253. bl do_software_interrupt
  254. .align 5
  255. .globl prefetch_abort
  256. prefetch_abort:
  257. get_bad_stack
  258. bad_save_user_regs
  259. bl do_prefetch_abort
  260. .align 5
  261. .globl data_abort
  262. data_abort:
  263. get_bad_stack
  264. bad_save_user_regs
  265. bl do_data_abort
  266. .align 5
  267. .globl not_used
  268. not_used:
  269. get_bad_stack
  270. bad_save_user_regs
  271. bl do_not_used
  272. #ifdef CONFIG_USE_IRQ
  273. .align 5
  274. .globl irq
  275. irq:
  276. get_irq_stack
  277. irq_save_user_regs
  278. bl do_irq
  279. irq_restore_user_regs
  280. .align 5
  281. .globl fiq
  282. fiq:
  283. get_fiq_stack
  284. /* someone ought to write a more effiction fiq_save_user_regs */
  285. irq_save_user_regs
  286. bl do_fiq
  287. irq_restore_user_regs
  288. #else
  289. .align 5
  290. .globl irq
  291. irq:
  292. get_bad_stack
  293. bad_save_user_regs
  294. bl do_irq
  295. .align 5
  296. .globl fiq
  297. fiq:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_fiq
  301. #endif