start.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. .globl _start
  33. _start: b reset
  34. #ifdef CONFIG_PRELOADER
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. _hang:
  43. .word do_hang
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678 /* now 16*4=64 */
  51. #else
  52. ldr pc, _undefined_instruction
  53. ldr pc, _software_interrupt
  54. ldr pc, _prefetch_abort
  55. ldr pc, _data_abort
  56. ldr pc, _not_used
  57. ldr pc, _irq
  58. ldr pc, _fiq
  59. _undefined_instruction: .word undefined_instruction
  60. _software_interrupt: .word software_interrupt
  61. _prefetch_abort: .word prefetch_abort
  62. _data_abort: .word data_abort
  63. _not_used: .word not_used
  64. _irq: .word irq
  65. _fiq: .word fiq
  66. _pad: .word 0x12345678 /* now 16*4=64 */
  67. #endif /* CONFIG_PRELOADER */
  68. .global _end_vect
  69. _end_vect:
  70. .balignl 16,0xdeadbeef
  71. /*
  72. *************************************************************************
  73. *
  74. * Startup Code (reset vector)
  75. *
  76. * do important init only if we don't start from memory!
  77. * setup Memory and board specific bits prior to relocation.
  78. * relocate armboot to ram
  79. * setup stack
  80. *
  81. *************************************************************************
  82. */
  83. .globl _TEXT_BASE
  84. _TEXT_BASE:
  85. .word TEXT_BASE
  86. /*
  87. * These are defined in the board-specific linker script.
  88. * Subtracting _start from them lets the linker put their
  89. * relative position in the executable instead of leaving
  90. * them null.
  91. */
  92. .globl _bss_start_ofs
  93. _bss_start_ofs:
  94. .word __bss_start - _start
  95. .globl _bss_end_ofs
  96. _bss_end_ofs:
  97. .word _end - _start
  98. .globl _datarel_start_ofs
  99. _datarel_start_ofs:
  100. .word __datarel_start - _start
  101. .globl _datarelrolocal_start_ofs
  102. _datarelrolocal_start_ofs:
  103. .word __datarelrolocal_start - _start
  104. .globl _datarellocal_start_ofs
  105. _datarellocal_start_ofs:
  106. .word __datarellocal_start - _start
  107. .globl _datarelro_start_ofs
  108. _datarelro_start_ofs:
  109. .word __datarelro_start - _start
  110. #ifdef CONFIG_USE_IRQ
  111. /* IRQ stack memory (calculated at run-time) */
  112. .globl IRQ_STACK_START
  113. IRQ_STACK_START:
  114. .word 0x0badc0de
  115. /* IRQ stack memory (calculated at run-time) */
  116. .globl FIQ_STACK_START
  117. FIQ_STACK_START:
  118. .word 0x0badc0de
  119. #endif
  120. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  121. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  122. .globl IRQ_STACK_START_IN
  123. IRQ_STACK_START_IN:
  124. .word 0x0badc0de
  125. #endif
  126. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  127. /*
  128. * the actual reset code
  129. */
  130. reset:
  131. /*
  132. * set the cpu to SVC32 mode
  133. */
  134. mrs r0,cpsr
  135. bic r0,r0,#0x1f
  136. orr r0,r0,#0xd3
  137. msr cpsr,r0
  138. #ifdef CONFIG_OMAP2420H4
  139. /* Copy vectors to mask ROM indirect addr */
  140. adr r0, _start /* r0 <- current position of code */
  141. add r0, r0, #4 /* skip reset vector */
  142. mov r2, #64 /* r2 <- size to copy */
  143. add r2, r0, r2 /* r2 <- source end address */
  144. mov r1, #SRAM_OFFSET0 /* build vect addr */
  145. mov r3, #SRAM_OFFSET1
  146. add r1, r1, r3
  147. mov r3, #SRAM_OFFSET2
  148. add r1, r1, r3
  149. next:
  150. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  151. stmia r1!, {r3-r10} /* copy to target address [r1] */
  152. cmp r0, r2 /* until source end address [r2] */
  153. bne next /* loop until equal */
  154. bl cpy_clk_code /* put dpll adjust code behind vectors */
  155. #endif
  156. /* the mask ROM code should have PLL and others stable */
  157. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  158. bl cpu_init_crit
  159. #endif
  160. /* Set stackpointer in internal RAM to call board_init_f */
  161. call_board_init_f:
  162. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  163. ldr r0,=0x00000000
  164. #ifdef CONFIG_NAND_SPL
  165. bl nand_boot
  166. #else
  167. #ifdef CONFIG_ONENAND_IPL
  168. bl start_oneboot
  169. #else
  170. bl board_init_f
  171. #endif /* CONFIG_ONENAND_IPL */
  172. #endif /* CONFIG_NAND_SPL */
  173. /*------------------------------------------------------------------------------*/
  174. /*
  175. * void relocate_code (addr_sp, gd, addr_moni)
  176. *
  177. * This "function" does not return, instead it continues in RAM
  178. * after relocating the monitor code.
  179. *
  180. */
  181. .globl relocate_code
  182. relocate_code:
  183. mov r4, r0 /* save addr_sp */
  184. mov r5, r1 /* save addr of gd */
  185. mov r6, r2 /* save addr of destination */
  186. mov r7, r2 /* save addr of destination */
  187. /* Set up the stack */
  188. stack_setup:
  189. mov sp, r4
  190. adr r0, _start
  191. ldr r2, _TEXT_BASE
  192. ldr r3, _bss_start_ofs
  193. add r2, r0, r3 /* r2 <- source end address */
  194. cmp r0, r6
  195. beq clear_bss
  196. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  197. copy_loop:
  198. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  199. stmia r6!, {r9-r10} /* copy to target address [r1] */
  200. cmp r0, r2 /* until source end address [r2] */
  201. blo copy_loop
  202. #ifndef CONFIG_PRELOADER
  203. /*
  204. * fix .rel.dyn relocations
  205. */
  206. ldr r0, _TEXT_BASE /* r0 <- Text base */
  207. sub r9, r7, r0 /* r9 <- relocation offset */
  208. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  209. add r10, r10, r0 /* r10 <- sym table in FLASH */
  210. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  211. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  212. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  213. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  214. fixloop:
  215. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  216. add r0, r9 /* r0 <- location to fix up in RAM */
  217. ldr r1, [r2, #4]
  218. and r8, r1, #0xff
  219. cmp r8, #23 /* relative fixup? */
  220. beq fixrel
  221. cmp r8, #2 /* absolute fixup? */
  222. beq fixabs
  223. /* ignore unknown type of fixup */
  224. b fixnext
  225. fixabs:
  226. /* absolute fix: set location to (offset) symbol value */
  227. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  228. add r1, r10, r1 /* r1 <- address of symbol in table */
  229. ldr r1, [r1, #4] /* r1 <- symbol value */
  230. add r1, r9 /* r1 <- relocated sym addr */
  231. b fixnext
  232. fixrel:
  233. /* relative fix: increase location by offset */
  234. ldr r1, [r0]
  235. add r1, r1, r9
  236. fixnext:
  237. str r1, [r0]
  238. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  239. cmp r2, r3
  240. ble fixloop
  241. #endif
  242. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  243. clear_bss:
  244. #ifndef CONFIG_PRELOADER
  245. ldr r0, _bss_start_ofs
  246. ldr r1, _bss_end_ofs
  247. ldr r3, _TEXT_BASE /* Text base */
  248. mov r4, r7 /* reloc addr */
  249. add r0, r0, r4
  250. add r1, r1, r4
  251. mov r2, #0x00000000 /* clear */
  252. clbss_l:str r2, [r0] /* clear loop... */
  253. add r0, r0, #4
  254. cmp r0, r1
  255. bne clbss_l
  256. #endif /* #ifndef CONFIG_PRELOADER */
  257. /*
  258. * We are done. Do not return, instead branch to second part of board
  259. * initialization, now running from RAM.
  260. */
  261. #ifdef CONFIG_NAND_SPL
  262. ldr r0, _nand_boot_ofs
  263. adr r1, _start
  264. add pc, r0, r1
  265. _nand_boot_ofs
  266. : .word nand_boot - _start
  267. #else
  268. jump_2_ram:
  269. ldr r0, _board_init_r_ofs
  270. adr r1, _start
  271. add r0, r0, r1
  272. add lr, r0, r9
  273. /* setup parameters for board_init_r */
  274. mov r0, r5 /* gd_t */
  275. mov r1, r7 /* dest_addr */
  276. /* jump to it ... */
  277. mov pc, lr
  278. _board_init_r_ofs:
  279. .word board_init_r - _start
  280. #endif
  281. _rel_dyn_start_ofs:
  282. .word __rel_dyn_start - _start
  283. _rel_dyn_end_ofs:
  284. .word __rel_dyn_end - _start
  285. _dynsym_start_ofs:
  286. .word __dynsym_start - _start
  287. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  288. /*
  289. * the actual reset code
  290. */
  291. reset:
  292. /*
  293. * set the cpu to SVC32 mode
  294. */
  295. mrs r0,cpsr
  296. bic r0,r0,#0x1f
  297. orr r0,r0,#0xd3
  298. msr cpsr,r0
  299. #ifdef CONFIG_OMAP2420H4
  300. /* Copy vectors to mask ROM indirect addr */
  301. adr r0, _start /* r0 <- current position of code */
  302. add r0, r0, #4 /* skip reset vector */
  303. mov r2, #64 /* r2 <- size to copy */
  304. add r2, r0, r2 /* r2 <- source end address */
  305. mov r1, #SRAM_OFFSET0 /* build vect addr */
  306. mov r3, #SRAM_OFFSET1
  307. add r1, r1, r3
  308. mov r3, #SRAM_OFFSET2
  309. add r1, r1, r3
  310. next:
  311. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  312. stmia r1!, {r3-r10} /* copy to target address [r1] */
  313. cmp r0, r2 /* until source end address [r2] */
  314. bne next /* loop until equal */
  315. bl cpy_clk_code /* put dpll adjust code behind vectors */
  316. #endif
  317. /* the mask ROM code should have PLL and others stable */
  318. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  319. bl cpu_init_crit
  320. #endif
  321. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  322. relocate: /* relocate U-Boot to RAM */
  323. adr r0, _start /* r0 <- current position of code */
  324. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  325. cmp r0, r1 /* don't reloc during debug */
  326. #ifndef CONFIG_PRELOADER
  327. beq stack_setup
  328. #endif /* CONFIG_PRELOADER */
  329. ldr r2, _armboot_start
  330. ldr r3, _bss_start
  331. sub r2, r3, r2 /* r2 <- size of armboot */
  332. add r2, r0, r2 /* r2 <- source end address */
  333. copy_loop:
  334. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  335. stmia r1!, {r3-r10} /* copy to target address [r1] */
  336. cmp r0, r2 /* until source end address [r2] */
  337. blo copy_loop
  338. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  339. /* Set up the stack */
  340. stack_setup:
  341. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  342. #ifdef CONFIG_PRELOADER
  343. sub sp, r0, #128 /* leave 32 words for abort-stack */
  344. #else
  345. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  346. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  347. #ifdef CONFIG_USE_IRQ
  348. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  349. #endif
  350. sub sp, r0, #12 /* leave 3 words for abort-stack */
  351. #endif /* CONFIG_PRELOADER */
  352. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  353. clear_bss:
  354. adr r2, _start
  355. ldr r0, _bss_start_ofs /* find start of bss segment */
  356. add r0, r0, r2
  357. ldr r1, _bss_end_ofs /* stop here */
  358. add r1, r1, r2
  359. mov r2, #0x00000000 /* clear */
  360. #ifndef CONFIG_PRELOADER
  361. clbss_l:str r2, [r0] /* clear loop... */
  362. add r0, r0, #4
  363. cmp r0, r1
  364. bne clbss_l
  365. #endif
  366. ldr r0, _start_armboot_ofs
  367. adr r1, _start
  368. add r0, r0, r1
  369. ldr pc, r0
  370. _start_armboot_ofs:
  371. #ifdef CONFIG_NAND_SPL
  372. .word nand_boot - _start
  373. #else
  374. #ifdef CONFIG_ONENAND_IPL
  375. .word start_oneboot - _start
  376. #else
  377. .word start_armboot - _start
  378. #endif /* CONFIG_ONENAND_IPL */
  379. #endif /* CONFIG_NAND_SPL */
  380. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  381. /*
  382. *************************************************************************
  383. *
  384. * CPU_init_critical registers
  385. *
  386. * setup important registers
  387. * setup memory timing
  388. *
  389. *************************************************************************
  390. */
  391. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  392. cpu_init_crit:
  393. /*
  394. * flush v4 I/D caches
  395. */
  396. mov r0, #0
  397. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  398. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  399. /*
  400. * disable MMU stuff and caches
  401. */
  402. mrc p15, 0, r0, c1, c0, 0
  403. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  404. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  405. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  406. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  407. mcr p15, 0, r0, c1, c0, 0
  408. /*
  409. * Jump to board specific initialization... The Mask ROM will have already initialized
  410. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  411. */
  412. mov ip, lr /* persevere link reg across call */
  413. bl lowlevel_init /* go setup pll,mux,memory */
  414. mov lr, ip /* restore link */
  415. mov pc, lr /* back to my caller */
  416. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  417. #ifndef CONFIG_PRELOADER
  418. /*
  419. *************************************************************************
  420. *
  421. * Interrupt handling
  422. *
  423. *************************************************************************
  424. */
  425. @
  426. @ IRQ stack frame.
  427. @
  428. #define S_FRAME_SIZE 72
  429. #define S_OLD_R0 68
  430. #define S_PSR 64
  431. #define S_PC 60
  432. #define S_LR 56
  433. #define S_SP 52
  434. #define S_IP 48
  435. #define S_FP 44
  436. #define S_R10 40
  437. #define S_R9 36
  438. #define S_R8 32
  439. #define S_R7 28
  440. #define S_R6 24
  441. #define S_R5 20
  442. #define S_R4 16
  443. #define S_R3 12
  444. #define S_R2 8
  445. #define S_R1 4
  446. #define S_R0 0
  447. #define MODE_SVC 0x13
  448. #define I_BIT 0x80
  449. /*
  450. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  451. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  452. */
  453. .macro bad_save_user_regs
  454. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  455. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  456. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  457. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  458. #else
  459. adr r2, _start
  460. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  461. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  462. #endif
  463. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  464. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  465. add r5, sp, #S_SP
  466. mov r1, lr
  467. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  468. mov r0, sp @ save current stack into r0 (param register)
  469. .endm
  470. .macro irq_save_user_regs
  471. sub sp, sp, #S_FRAME_SIZE
  472. stmia sp, {r0 - r12} @ Calling r0-r12
  473. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  474. stmdb r8, {sp, lr}^ @ Calling SP, LR
  475. str lr, [r8, #0] @ Save calling PC
  476. mrs r6, spsr
  477. str r6, [r8, #4] @ Save CPSR
  478. str r0, [r8, #8] @ Save OLD_R0
  479. mov r0, sp
  480. .endm
  481. .macro irq_restore_user_regs
  482. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  483. mov r0, r0
  484. ldr lr, [sp, #S_PC] @ Get PC
  485. add sp, sp, #S_FRAME_SIZE
  486. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  487. .endm
  488. .macro get_bad_stack
  489. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  490. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  491. #else
  492. adr r13, _start @ setup our mode stack (enter in banked mode)
  493. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  494. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  495. #endif
  496. str lr, [r13] @ save caller lr in position 0 of saved stack
  497. mrs lr, spsr @ get the spsr
  498. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  499. mov r13, #MODE_SVC @ prepare SVC-Mode
  500. @ msr spsr_c, r13
  501. msr spsr, r13 @ switch modes, make sure moves will execute
  502. mov lr, pc @ capture return pc
  503. movs pc, lr @ jump to next instruction & switch modes.
  504. .endm
  505. .macro get_bad_stack_swi
  506. sub r13, r13, #4 @ space on current stack for scratch reg.
  507. str r0, [r13] @ save R0's value.
  508. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  509. ldr r0, IRQ_STACK_START_IN @ get data regions start
  510. #else
  511. ldr r0, _armboot_start @ get data regions start
  512. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  513. sub r0, r0, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  514. #endif
  515. str lr, [r0] @ save caller lr in position 0 of saved stack
  516. mrs r0, spsr @ get the spsr
  517. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  518. ldr r0, [r13] @ restore r0
  519. add r13, r13, #4 @ pop stack entry
  520. .endm
  521. .macro get_irq_stack @ setup IRQ stack
  522. ldr sp, IRQ_STACK_START
  523. .endm
  524. .macro get_fiq_stack @ setup FIQ stack
  525. ldr sp, FIQ_STACK_START
  526. .endm
  527. #endif /* CONFIG_PRELOADER */
  528. /*
  529. * exception handlers
  530. */
  531. #ifdef CONFIG_PRELOADER
  532. .align 5
  533. do_hang:
  534. ldr sp, _TEXT_BASE /* use 32 words about stack */
  535. bl hang /* hang and never return */
  536. #else /* !CONFIG_PRELOADER */
  537. .align 5
  538. undefined_instruction:
  539. get_bad_stack
  540. bad_save_user_regs
  541. bl do_undefined_instruction
  542. .align 5
  543. software_interrupt:
  544. get_bad_stack_swi
  545. bad_save_user_regs
  546. bl do_software_interrupt
  547. .align 5
  548. prefetch_abort:
  549. get_bad_stack
  550. bad_save_user_regs
  551. bl do_prefetch_abort
  552. .align 5
  553. data_abort:
  554. get_bad_stack
  555. bad_save_user_regs
  556. bl do_data_abort
  557. .align 5
  558. not_used:
  559. get_bad_stack
  560. bad_save_user_regs
  561. bl do_not_used
  562. #ifdef CONFIG_USE_IRQ
  563. .align 5
  564. irq:
  565. get_irq_stack
  566. irq_save_user_regs
  567. bl do_irq
  568. irq_restore_user_regs
  569. .align 5
  570. fiq:
  571. get_fiq_stack
  572. /* someone ought to write a more effiction fiq_save_user_regs */
  573. irq_save_user_regs
  574. bl do_fiq
  575. irq_restore_user_regs
  576. #else
  577. .align 5
  578. irq:
  579. get_bad_stack
  580. bad_save_user_regs
  581. bl do_irq
  582. .align 5
  583. fiq:
  584. get_bad_stack
  585. bad_save_user_regs
  586. bl do_fiq
  587. #endif
  588. .align 5
  589. .global arm1136_cache_flush
  590. arm1136_cache_flush:
  591. #if !defined(CONFIG_SYS_NO_ICACHE)
  592. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  593. #endif
  594. #if !defined(CONFIG_SYS_NO_DCACHE)
  595. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  596. #endif
  597. mov pc, lr @ back to caller
  598. #endif /* CONFIG_PRELOADER */