fmc.h 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * (C) Copyright 2013
  3. * Pavel Boldin, Emcraft Systems, paboldin@emcraft.com
  4. *
  5. * (C) Copyright 2015
  6. * Kamil Lulko, <kamil.lulko@gmail.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _MACH_FMC_H_
  11. #define _MACH_FMC_H_
  12. struct stm32_fmc_regs {
  13. u32 sdcr1; /* Control register 1 */
  14. u32 sdcr2; /* Control register 2 */
  15. u32 sdtr1; /* Timing register 1 */
  16. u32 sdtr2; /* Timing register 2 */
  17. u32 sdcmr; /* Mode register */
  18. u32 sdrtr; /* Refresh timing register */
  19. u32 sdsr; /* Status register */
  20. };
  21. /*
  22. * FMC registers base
  23. */
  24. #define STM32_SDRAM_FMC_BASE 0xA0000140
  25. #define STM32_SDRAM_FMC ((struct stm32_fmc_regs *)STM32_SDRAM_FMC_BASE)
  26. /* Control register SDCR */
  27. #define FMC_SDCR_RPIPE_SHIFT 13 /* RPIPE bit shift */
  28. #define FMC_SDCR_RBURST_SHIFT 12 /* RBURST bit shift */
  29. #define FMC_SDCR_SDCLK_SHIFT 10 /* SDRAM clock divisor shift */
  30. #define FMC_SDCR_WP_SHIFT 9 /* Write protection shift */
  31. #define FMC_SDCR_CAS_SHIFT 7 /* CAS latency shift */
  32. #define FMC_SDCR_NB_SHIFT 6 /* Number of banks shift */
  33. #define FMC_SDCR_MWID_SHIFT 4 /* Memory width shift */
  34. #define FMC_SDCR_NR_SHIFT 2 /* Number of row address bits shift */
  35. #define FMC_SDCR_NC_SHIFT 0 /* Number of col address bits shift */
  36. /* Timings register SDTR */
  37. #define FMC_SDTR_TMRD_SHIFT 0 /* Load mode register to active */
  38. #define FMC_SDTR_TXSR_SHIFT 4 /* Exit self-refresh time */
  39. #define FMC_SDTR_TRAS_SHIFT 8 /* Self-refresh time */
  40. #define FMC_SDTR_TRC_SHIFT 12 /* Row cycle delay */
  41. #define FMC_SDTR_TWR_SHIFT 16 /* Recovery delay */
  42. #define FMC_SDTR_TRP_SHIFT 20 /* Row precharge delay */
  43. #define FMC_SDTR_TRCD_SHIFT 24 /* Row-to-column delay */
  44. #define FMC_SDCMR_NRFS_SHIFT 5
  45. #define FMC_SDCMR_MODE_NORMAL 0
  46. #define FMC_SDCMR_MODE_START_CLOCK 1
  47. #define FMC_SDCMR_MODE_PRECHARGE 2
  48. #define FMC_SDCMR_MODE_AUTOREFRESH 3
  49. #define FMC_SDCMR_MODE_WRITE_MODE 4
  50. #define FMC_SDCMR_MODE_SELFREFRESH 5
  51. #define FMC_SDCMR_MODE_POWERDOWN 6
  52. #define FMC_SDCMR_BANK_1 BIT(4)
  53. #define FMC_SDCMR_BANK_2 BIT(3)
  54. #define FMC_SDCMR_MODE_REGISTER_SHIFT 9
  55. #define FMC_SDSR_BUSY BIT(5)
  56. #define FMC_BUSY_WAIT() do { \
  57. __asm__ __volatile__ ("dsb" : : : "memory"); \
  58. while (STM32_SDRAM_FMC->sdsr & FMC_SDSR_BUSY) \
  59. ; \
  60. } while (0)
  61. #endif /* _MACH_FMC_H_ */