p1_p2_rdb_pc.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * QorIQ RDB boards configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #ifdef CONFIG_36BIT
  12. #define CONFIG_PHYS_64BIT
  13. #endif
  14. #if defined(CONFIG_P1020MBG)
  15. #define CONFIG_BOARDNAME "P1020MBG-PC"
  16. #define CONFIG_P1020
  17. #define CONFIG_VSC7385_ENET
  18. #define CONFIG_SLIC
  19. #define __SW_BOOT_MASK 0x03
  20. #define __SW_BOOT_NOR 0xe4
  21. #define __SW_BOOT_SD 0x54
  22. #define CONFIG_SYS_L2_SIZE (256 << 10)
  23. #endif
  24. #if defined(CONFIG_P1020UTM)
  25. #define CONFIG_BOARDNAME "P1020UTM-PC"
  26. #define CONFIG_P1020
  27. #define __SW_BOOT_MASK 0x03
  28. #define __SW_BOOT_NOR 0xe0
  29. #define __SW_BOOT_SD 0x50
  30. #define CONFIG_SYS_L2_SIZE (256 << 10)
  31. #endif
  32. #if defined(CONFIG_P1020RDB_PC)
  33. #define CONFIG_BOARDNAME "P1020RDB-PC"
  34. #define CONFIG_NAND_FSL_ELBC
  35. #define CONFIG_P1020
  36. #define CONFIG_SPI_FLASH
  37. #define CONFIG_VSC7385_ENET
  38. #define CONFIG_SLIC
  39. #define __SW_BOOT_MASK 0x03
  40. #define __SW_BOOT_NOR 0x5c
  41. #define __SW_BOOT_SPI 0x1c
  42. #define __SW_BOOT_SD 0x9c
  43. #define __SW_BOOT_NAND 0xec
  44. #define __SW_BOOT_PCIE 0x6c
  45. #define CONFIG_SYS_L2_SIZE (256 << 10)
  46. #endif
  47. /*
  48. * P1020RDB-PD board has user selectable switches for evaluating different
  49. * frequency and boot options for the P1020 device. The table that
  50. * follow describe the available options. The front six binary number was in
  51. * accordance with SW3[1:6].
  52. * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
  53. * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
  54. * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
  55. * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
  56. * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
  57. * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
  58. * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
  59. */
  60. #if defined(CONFIG_P1020RDB_PD)
  61. #define CONFIG_BOARDNAME "P1020RDB-PD"
  62. #define CONFIG_NAND_FSL_ELBC
  63. #define CONFIG_P1020
  64. #define CONFIG_SPI_FLASH
  65. #define CONFIG_VSC7385_ENET
  66. #define CONFIG_SLIC
  67. #define __SW_BOOT_MASK 0x03
  68. #define __SW_BOOT_NOR 0x64
  69. #define __SW_BOOT_SPI 0x34
  70. #define __SW_BOOT_SD 0x24
  71. #define __SW_BOOT_NAND 0x44
  72. #define __SW_BOOT_PCIE 0x74
  73. #define CONFIG_SYS_L2_SIZE (256 << 10)
  74. #endif
  75. #if defined(CONFIG_P1021RDB)
  76. #define CONFIG_BOARDNAME "P1021RDB-PC"
  77. #define CONFIG_NAND_FSL_ELBC
  78. #define CONFIG_P1021
  79. #define CONFIG_QE
  80. #define CONFIG_SPI_FLASH
  81. #define CONFIG_VSC7385_ENET
  82. #define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
  83. addresses in the LBC */
  84. #define __SW_BOOT_MASK 0x03
  85. #define __SW_BOOT_NOR 0x5c
  86. #define __SW_BOOT_SPI 0x1c
  87. #define __SW_BOOT_SD 0x9c
  88. #define __SW_BOOT_NAND 0xec
  89. #define __SW_BOOT_PCIE 0x6c
  90. #define CONFIG_SYS_L2_SIZE (256 << 10)
  91. #endif
  92. #if defined(CONFIG_P1024RDB)
  93. #define CONFIG_BOARDNAME "P1024RDB"
  94. #define CONFIG_NAND_FSL_ELBC
  95. #define CONFIG_P1024
  96. #define CONFIG_SLIC
  97. #define CONFIG_SPI_FLASH
  98. #define __SW_BOOT_MASK 0xf3
  99. #define __SW_BOOT_NOR 0x00
  100. #define __SW_BOOT_SPI 0x08
  101. #define __SW_BOOT_SD 0x04
  102. #define __SW_BOOT_NAND 0x0c
  103. #define CONFIG_SYS_L2_SIZE (256 << 10)
  104. #endif
  105. #if defined(CONFIG_P1025RDB)
  106. #define CONFIG_BOARDNAME "P1025RDB"
  107. #define CONFIG_NAND_FSL_ELBC
  108. #define CONFIG_P1025
  109. #define CONFIG_QE
  110. #define CONFIG_SLIC
  111. #define CONFIG_SPI_FLASH
  112. #define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
  113. addresses in the LBC */
  114. #define __SW_BOOT_MASK 0xf3
  115. #define __SW_BOOT_NOR 0x00
  116. #define __SW_BOOT_SPI 0x08
  117. #define __SW_BOOT_SD 0x04
  118. #define __SW_BOOT_NAND 0x0c
  119. #define CONFIG_SYS_L2_SIZE (256 << 10)
  120. #endif
  121. #if defined(CONFIG_P2020RDB)
  122. #define CONFIG_BOARDNAME "P2020RDB-PCA"
  123. #define CONFIG_NAND_FSL_ELBC
  124. #define CONFIG_P2020
  125. #define CONFIG_SPI_FLASH
  126. #define CONFIG_VSC7385_ENET
  127. #define __SW_BOOT_MASK 0x03
  128. #define __SW_BOOT_NOR 0xc8
  129. #define __SW_BOOT_SPI 0x28
  130. #define __SW_BOOT_SD 0x68 /* or 0x18 */
  131. #define __SW_BOOT_NAND 0xe8
  132. #define __SW_BOOT_PCIE 0xa8
  133. #define CONFIG_SYS_L2_SIZE (512 << 10)
  134. #endif
  135. #if CONFIG_SYS_L2_SIZE >= (512 << 10)
  136. /* must be 32-bit */
  137. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  138. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  139. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  140. #endif
  141. #ifdef CONFIG_SDCARD
  142. #define CONFIG_RAMBOOT_SDCARD
  143. #define CONFIG_SYS_RAMBOOT
  144. #define CONFIG_SYS_EXTRA_ENV_RELOC
  145. #define CONFIG_SYS_TEXT_BASE 0x11000000
  146. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  147. #endif
  148. #ifdef CONFIG_SPIFLASH
  149. #define CONFIG_RAMBOOT_SPIFLASH
  150. #define CONFIG_SYS_RAMBOOT
  151. #define CONFIG_SYS_EXTRA_ENV_RELOC
  152. #define CONFIG_SYS_TEXT_BASE 0x11000000
  153. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  154. #endif
  155. #ifdef CONFIG_NAND
  156. #define CONFIG_SPL
  157. #define CONFIG_SPL_INIT_MINIMAL
  158. #define CONFIG_SPL_SERIAL_SUPPORT
  159. #define CONFIG_SPL_NAND_SUPPORT
  160. #define CONFIG_SPL_NAND_MINIMAL
  161. #define CONFIG_SPL_FLUSH_IMAGE
  162. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  163. #define CONFIG_SPL_TEXT_BASE 0xfffff000
  164. #define CONFIG_SPL_MAX_SIZE 4096
  165. #ifdef CONFIG_SYS_INIT_L2_ADDR
  166. /* We multiply CONFIG_SPL_MAX_SIZE by two to leave some room for BSS. */
  167. #define CONFIG_SYS_TEXT_BASE 0xf8f82000
  168. #define CONFIG_SPL_RELOC_TEXT_BASE \
  169. (CONFIG_SYS_INIT_L2_END - CONFIG_SPL_MAX_SIZE * 2)
  170. #define CONFIG_SPL_RELOC_STACK \
  171. (CONFIG_SYS_INIT_L2_END - CONFIG_SPL_MAX_SIZE * 2)
  172. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  173. #define CONFIG_SYS_NAND_U_BOOT_START \
  174. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SPL_MAX_SIZE)
  175. #else
  176. #define CONFIG_SYS_TEXT_BASE 0x00201000
  177. #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
  178. #define CONFIG_SPL_RELOC_STACK 0x00100000
  179. #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
  180. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  181. #endif
  182. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  183. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
  184. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  185. #endif
  186. #ifndef CONFIG_SYS_TEXT_BASE
  187. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  188. #endif
  189. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  190. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  191. #endif
  192. #ifndef CONFIG_SYS_MONITOR_BASE
  193. #ifdef CONFIG_SPL_BUILD
  194. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  195. #else
  196. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  197. #endif
  198. #endif
  199. /* High Level Configuration Options */
  200. #define CONFIG_BOOKE
  201. #define CONFIG_E500
  202. #define CONFIG_MPC85xx
  203. #define CONFIG_MP
  204. #define CONFIG_FSL_ELBC
  205. #define CONFIG_PCI
  206. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  207. #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
  208. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  209. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  210. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  211. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  212. #define CONFIG_FSL_LAW
  213. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  214. #define CONFIG_ENV_OVERWRITE
  215. #define CONFIG_CMD_SATA
  216. #define CONFIG_SATA_SIL
  217. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  218. #define CONFIG_LIBATA
  219. #define CONFIG_LBA48
  220. #if defined(CONFIG_P2020RDB)
  221. #define CONFIG_SYS_CLK_FREQ 100000000
  222. #else
  223. #define CONFIG_SYS_CLK_FREQ 66666666
  224. #endif
  225. #define CONFIG_DDR_CLK_FREQ 66666666
  226. #define CONFIG_HWCONFIG
  227. /*
  228. * These can be toggled for performance analysis, otherwise use default.
  229. */
  230. #define CONFIG_L2_CACHE
  231. #define CONFIG_BTB
  232. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  233. #define CONFIG_ENABLE_36BIT_PHYS
  234. #ifdef CONFIG_PHYS_64BIT
  235. #define CONFIG_ADDR_MAP 1
  236. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  237. #endif
  238. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  239. #define CONFIG_SYS_MEMTEST_END 0x1fffffff
  240. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  241. #define CONFIG_SYS_CCSRBAR 0xffe00000
  242. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  243. /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
  244. SPL code*/
  245. #ifdef CONFIG_SPL_BUILD
  246. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  247. #endif
  248. /* DDR Setup */
  249. #define CONFIG_FSL_DDR3
  250. #define CONFIG_SYS_DDR_RAW_TIMING
  251. #define CONFIG_DDR_SPD
  252. #define CONFIG_SYS_SPD_BUS_NUM 1
  253. #define SPD_EEPROM_ADDRESS 0x52
  254. #undef CONFIG_FSL_DDR_INTERACTIVE
  255. #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
  256. #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
  257. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  258. #else
  259. #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
  260. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  261. #endif
  262. #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
  263. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  264. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  265. #define CONFIG_NUM_DDR_CONTROLLERS 1
  266. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  267. /* Default settings for DDR3 */
  268. #ifndef CONFIG_P2020RDB
  269. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  270. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
  271. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  272. #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
  273. #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
  274. #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
  275. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  276. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  277. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  278. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  279. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  280. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
  281. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  282. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  283. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  284. #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
  285. #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
  286. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  287. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  288. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  289. #define CONFIG_SYS_DDR_TIMING_0 0x00330004
  290. #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
  291. #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
  292. #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
  293. #define CONFIG_SYS_DDR_MODE_1 0x40461520
  294. #define CONFIG_SYS_DDR_MODE_2 0x8000c000
  295. #define CONFIG_SYS_DDR_INTERVAL 0x0C300000
  296. #endif
  297. #undef CONFIG_CLOCKS_IN_MHZ
  298. /*
  299. * Memory map
  300. *
  301. * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
  302. * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
  303. * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
  304. * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
  305. * (early boot only)
  306. * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
  307. * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
  308. * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
  309. * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
  310. * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
  311. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
  312. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  313. */
  314. /*
  315. * Local Bus Definitions
  316. */
  317. #if (defined(CONFIG_P1020MBG) || defined(CONFIG_P1020RDB_PD))
  318. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
  319. #define CONFIG_SYS_FLASH_BASE 0xec000000
  320. #elif defined(CONFIG_P1020UTM)
  321. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
  322. #define CONFIG_SYS_FLASH_BASE 0xee000000
  323. #else
  324. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
  325. #define CONFIG_SYS_FLASH_BASE 0xef000000
  326. #endif
  327. #ifdef CONFIG_PHYS_64BIT
  328. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  329. #else
  330. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  331. #endif
  332. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  333. | BR_PS_16 | BR_V)
  334. #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
  335. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  336. #define CONFIG_SYS_FLASH_QUIET_TEST
  337. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  338. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  339. #undef CONFIG_SYS_FLASH_CHECKSUM
  340. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  341. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  342. #define CONFIG_FLASH_CFI_DRIVER
  343. #define CONFIG_SYS_FLASH_CFI
  344. #define CONFIG_SYS_FLASH_EMPTY_INFO
  345. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  346. /* Nand Flash */
  347. #ifdef CONFIG_NAND_FSL_ELBC
  348. #define CONFIG_SYS_NAND_BASE 0xff800000
  349. #ifdef CONFIG_PHYS_64BIT
  350. #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
  351. #else
  352. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  353. #endif
  354. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  355. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  356. #define CONFIG_MTD_NAND_VERIFY_WRITE
  357. #define CONFIG_CMD_NAND
  358. #if defined(CONFIG_P1020RDB_PD)
  359. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  360. #else
  361. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
  362. #endif
  363. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  364. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  365. | BR_PS_8 /* Port Size = 8 bit */ \
  366. | BR_MS_FCM /* MSEL = FCM */ \
  367. | BR_V) /* valid */
  368. #if defined(CONFIG_P1020RDB_PD)
  369. #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
  370. | OR_FCM_PGS /* Large Page*/ \
  371. | OR_FCM_CSCT \
  372. | OR_FCM_CST \
  373. | OR_FCM_CHT \
  374. | OR_FCM_SCY_1 \
  375. | OR_FCM_TRLX \
  376. | OR_FCM_EHTR)
  377. #else
  378. #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
  379. | OR_FCM_CSCT \
  380. | OR_FCM_CST \
  381. | OR_FCM_CHT \
  382. | OR_FCM_SCY_1 \
  383. | OR_FCM_TRLX \
  384. | OR_FCM_EHTR)
  385. #endif
  386. #endif /* CONFIG_NAND_FSL_ELBC */
  387. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  388. #define CONFIG_SYS_INIT_RAM_LOCK
  389. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  390. #ifdef CONFIG_PHYS_64BIT
  391. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  392. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  393. /* The assembler doesn't like typecast */
  394. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  395. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  396. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  397. #else
  398. /* Initial L1 address */
  399. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  400. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  401. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  402. #endif
  403. /* Size of used area in RAM */
  404. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  405. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  406. GENERATED_GBL_DATA_SIZE)
  407. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  408. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Mon */
  409. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
  410. #define CONFIG_SYS_CPLD_BASE 0xffa00000
  411. #ifdef CONFIG_PHYS_64BIT
  412. #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
  413. #else
  414. #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
  415. #endif
  416. /* CPLD config size: 1Mb */
  417. #define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
  418. BR_PS_8 | BR_V)
  419. #define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
  420. #define CONFIG_SYS_PMC_BASE 0xff980000
  421. #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
  422. #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
  423. BR_PS_8 | BR_V)
  424. #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
  425. OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
  426. OR_GPCM_EAD)
  427. #ifdef CONFIG_NAND
  428. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
  429. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  430. #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  431. #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  432. #else
  433. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  434. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  435. #ifdef CONFIG_NAND_FSL_ELBC
  436. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
  437. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  438. #endif
  439. #endif
  440. #define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
  441. #define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
  442. /* Vsc7385 switch */
  443. #ifdef CONFIG_VSC7385_ENET
  444. #define CONFIG_SYS_VSC7385_BASE 0xffb00000
  445. #ifdef CONFIG_PHYS_64BIT
  446. #define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
  447. #else
  448. #define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
  449. #endif
  450. #define CONFIG_SYS_VSC7385_BR_PRELIM \
  451. (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
  452. #define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
  453. OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
  454. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  455. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
  456. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
  457. /* The size of the VSC7385 firmware image */
  458. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  459. #endif
  460. /* Serial Port - controlled on board with jumper J8
  461. * open - index 2
  462. * shorted - index 1
  463. */
  464. #define CONFIG_CONS_INDEX 1
  465. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  466. #define CONFIG_SYS_NS16550
  467. #define CONFIG_SYS_NS16550_SERIAL
  468. #define CONFIG_SYS_NS16550_REG_SIZE 1
  469. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  470. #ifdef CONFIG_SPL_BUILD
  471. #define CONFIG_NS16550_MIN_FUNCTIONS
  472. #endif
  473. #define CONFIG_SYS_BAUDRATE_TABLE \
  474. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  475. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  476. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  477. /* Use the HUSH parser */
  478. #define CONFIG_SYS_HUSH_PARSER
  479. /*
  480. * Pass open firmware flat tree
  481. */
  482. #define CONFIG_OF_LIBFDT
  483. #define CONFIG_OF_BOARD_SETUP
  484. #define CONFIG_OF_STDOUT_VIA_ALIAS
  485. /* new uImage format support */
  486. #define CONFIG_FIT
  487. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  488. /* I2C */
  489. #define CONFIG_SYS_I2C
  490. #define CONFIG_SYS_I2C_FSL
  491. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  492. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  493. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  494. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  495. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  496. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  497. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
  498. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  499. #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
  500. /*
  501. * I2C2 EEPROM
  502. */
  503. #undef CONFIG_ID_EEPROM
  504. #define CONFIG_RTC_PT7C4338
  505. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  506. #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
  507. /* enable read and write access to EEPROM */
  508. #define CONFIG_CMD_EEPROM
  509. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  510. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  511. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  512. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  513. /*
  514. * eSPI - Enhanced SPI
  515. */
  516. #define CONFIG_HARD_SPI
  517. #define CONFIG_FSL_ESPI
  518. #if defined(CONFIG_SPI_FLASH)
  519. #define CONFIG_SPI_FLASH_SPANSION
  520. #define CONFIG_CMD_SF
  521. #define CONFIG_SF_DEFAULT_SPEED 10000000
  522. #define CONFIG_SF_DEFAULT_MODE 0
  523. #endif
  524. #if defined(CONFIG_PCI)
  525. /*
  526. * General PCI
  527. * Memory space is mapped 1-1, but I/O space must start from 0.
  528. */
  529. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  530. #define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
  531. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  532. #ifdef CONFIG_PHYS_64BIT
  533. #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
  534. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  535. #else
  536. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  537. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  538. #endif
  539. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  540. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  541. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  542. #ifdef CONFIG_PHYS_64BIT
  543. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  544. #else
  545. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  546. #endif
  547. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  548. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  549. #define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
  550. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  551. #ifdef CONFIG_PHYS_64BIT
  552. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  553. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  554. #else
  555. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  556. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  557. #endif
  558. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  559. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  560. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  561. #ifdef CONFIG_PHYS_64BIT
  562. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
  563. #else
  564. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
  565. #endif
  566. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  567. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  568. #define CONFIG_E1000 /* Defind e1000 pci Ethernet card*/
  569. #define CONFIG_CMD_PCI
  570. #define CONFIG_CMD_NET
  571. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  572. #define CONFIG_DOS_PARTITION
  573. #endif /* CONFIG_PCI */
  574. #if defined(CONFIG_TSEC_ENET)
  575. #define CONFIG_MII /* MII PHY management */
  576. #define CONFIG_TSEC1
  577. #define CONFIG_TSEC1_NAME "eTSEC1"
  578. #define CONFIG_TSEC2
  579. #define CONFIG_TSEC2_NAME "eTSEC2"
  580. #define CONFIG_TSEC3
  581. #define CONFIG_TSEC3_NAME "eTSEC3"
  582. #define TSEC1_PHY_ADDR 2
  583. #define TSEC2_PHY_ADDR 0
  584. #define TSEC3_PHY_ADDR 1
  585. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  586. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  587. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  588. #define TSEC1_PHYIDX 0
  589. #define TSEC2_PHYIDX 0
  590. #define TSEC3_PHYIDX 0
  591. #define CONFIG_ETHPRIME "eTSEC1"
  592. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  593. #define CONFIG_HAS_ETH0
  594. #define CONFIG_HAS_ETH1
  595. #define CONFIG_HAS_ETH2
  596. #endif /* CONFIG_TSEC_ENET */
  597. #ifdef CONFIG_QE
  598. /* QE microcode/firmware address */
  599. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  600. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xefec0000
  601. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  602. #endif /* CONFIG_QE */
  603. #ifdef CONFIG_P1025RDB
  604. /*
  605. * QE UEC ethernet configuration
  606. */
  607. #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
  608. #undef CONFIG_UEC_ETH
  609. #define CONFIG_PHY_MODE_NEED_CHANGE
  610. #define CONFIG_UEC_ETH1 /* ETH1 */
  611. #define CONFIG_HAS_ETH0
  612. #ifdef CONFIG_UEC_ETH1
  613. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  614. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
  615. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
  616. #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
  617. #define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
  618. #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
  619. #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
  620. #endif /* CONFIG_UEC_ETH1 */
  621. #define CONFIG_UEC_ETH5 /* ETH5 */
  622. #define CONFIG_HAS_ETH1
  623. #ifdef CONFIG_UEC_ETH5
  624. #define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
  625. #define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
  626. #define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
  627. #define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
  628. #define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
  629. #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
  630. #define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
  631. #endif /* CONFIG_UEC_ETH5 */
  632. #endif /* CONFIG_P1025RDB */
  633. /*
  634. * Environment
  635. */
  636. #ifdef CONFIG_RAMBOOT_SPIFLASH
  637. #define CONFIG_ENV_IS_IN_SPI_FLASH
  638. #define CONFIG_ENV_SPI_BUS 0
  639. #define CONFIG_ENV_SPI_CS 0
  640. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  641. #define CONFIG_ENV_SPI_MODE 0
  642. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  643. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  644. #define CONFIG_ENV_SECT_SIZE 0x10000
  645. #elif defined(CONFIG_RAMBOOT_SDCARD)
  646. #define CONFIG_ENV_IS_IN_MMC
  647. #define CONFIG_FSL_FIXED_MMC_LOCATION
  648. #define CONFIG_ENV_SIZE 0x2000
  649. #define CONFIG_SYS_MMC_ENV_DEV 0
  650. #elif defined(CONFIG_NAND)
  651. #define CONFIG_ENV_IS_IN_NAND
  652. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  653. #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  654. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
  655. #elif defined(CONFIG_SYS_RAMBOOT)
  656. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  657. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  658. #define CONFIG_ENV_SIZE 0x2000
  659. #else
  660. #define CONFIG_ENV_IS_IN_FLASH
  661. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  662. #define CONFIG_ENV_ADDR 0xfff80000
  663. #else
  664. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  665. #endif
  666. #define CONFIG_ENV_SIZE 0x2000
  667. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  668. #endif
  669. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  670. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  671. /*
  672. * Command line configuration.
  673. */
  674. #include <config_cmd_default.h>
  675. #define CONFIG_CMD_IRQ
  676. #define CONFIG_CMD_PING
  677. #define CONFIG_CMD_I2C
  678. #define CONFIG_CMD_MII
  679. #define CONFIG_CMD_DATE
  680. #define CONFIG_CMD_ELF
  681. #define CONFIG_CMD_SETEXPR
  682. #define CONFIG_CMD_REGINFO
  683. /*
  684. * USB
  685. */
  686. #define CONFIG_HAS_FSL_DR_USB
  687. #if defined(CONFIG_HAS_FSL_DR_USB)
  688. #define CONFIG_USB_EHCI
  689. #ifdef CONFIG_USB_EHCI
  690. #define CONFIG_CMD_USB
  691. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  692. #define CONFIG_USB_EHCI_FSL
  693. #define CONFIG_USB_STORAGE
  694. #endif
  695. #endif
  696. #define CONFIG_MMC
  697. #ifdef CONFIG_MMC
  698. #define CONFIG_FSL_ESDHC
  699. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  700. #define CONFIG_CMD_MMC
  701. #define CONFIG_GENERIC_MMC
  702. #endif
  703. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
  704. || defined(CONFIG_FSL_SATA)
  705. #define CONFIG_CMD_EXT2
  706. #define CONFIG_CMD_FAT
  707. #define CONFIG_DOS_PARTITION
  708. #endif
  709. #undef CONFIG_WATCHDOG /* watchdog disabled */
  710. /*
  711. * Miscellaneous configurable options
  712. */
  713. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  714. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  715. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  716. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  717. #if defined(CONFIG_CMD_KGDB)
  718. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  719. #else
  720. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  721. #endif
  722. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  723. /* Print Buffer Size */
  724. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  725. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  726. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */
  727. /*
  728. * For booting Linux, the board info and command line data
  729. * have to be in the first 64 MB of memory, since this is
  730. * the maximum mapped by the Linux kernel during initialization.
  731. */
  732. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
  733. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  734. #if defined(CONFIG_CMD_KGDB)
  735. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  736. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  737. #endif
  738. /*
  739. * Environment Configuration
  740. */
  741. #define CONFIG_HOSTNAME unknown
  742. #define CONFIG_ROOTPATH "/opt/nfsroot"
  743. #define CONFIG_BOOTFILE "uImage"
  744. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  745. /* default location for tftp and bootm */
  746. #define CONFIG_LOADADDR 1000000
  747. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  748. #define CONFIG_BOOTARGS /* the boot command will set bootargs */
  749. #define CONFIG_BAUDRATE 115200
  750. #ifdef __SW_BOOT_NOR
  751. #define __NOR_RST_CMD \
  752. norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
  753. i2c mw 18 3 __SW_BOOT_MASK 1; reset
  754. #endif
  755. #ifdef __SW_BOOT_SPI
  756. #define __SPI_RST_CMD \
  757. spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
  758. i2c mw 18 3 __SW_BOOT_MASK 1; reset
  759. #endif
  760. #ifdef __SW_BOOT_SD
  761. #define __SD_RST_CMD \
  762. sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
  763. i2c mw 18 3 __SW_BOOT_MASK 1; reset
  764. #endif
  765. #ifdef __SW_BOOT_NAND
  766. #define __NAND_RST_CMD \
  767. nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
  768. i2c mw 18 3 __SW_BOOT_MASK 1; reset
  769. #endif
  770. #ifdef __SW_BOOT_PCIE
  771. #define __PCIE_RST_CMD \
  772. pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
  773. i2c mw 18 3 __SW_BOOT_MASK 1; reset
  774. #endif
  775. #define CONFIG_EXTRA_ENV_SETTINGS \
  776. "netdev=eth0\0" \
  777. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  778. "loadaddr=1000000\0" \
  779. "bootfile=uImage\0" \
  780. "tftpflash=tftpboot $loadaddr $uboot; " \
  781. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  782. "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  783. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  784. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  785. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  786. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
  787. "consoledev=ttyS0\0" \
  788. "ramdiskaddr=2000000\0" \
  789. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  790. "fdtaddr=c00000\0" \
  791. "bdev=sda1\0" \
  792. "jffs2nor=mtdblock3\0" \
  793. "norbootaddr=ef080000\0" \
  794. "norfdtaddr=ef040000\0" \
  795. "jffs2nand=mtdblock9\0" \
  796. "nandbootaddr=100000\0" \
  797. "nandfdtaddr=80000\0" \
  798. "ramdisk_size=120000\0" \
  799. "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
  800. "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
  801. __stringify(__NOR_RST_CMD)"\0" \
  802. __stringify(__SPI_RST_CMD)"\0" \
  803. __stringify(__SD_RST_CMD)"\0" \
  804. __stringify(__NAND_RST_CMD)"\0" \
  805. __stringify(__PCIE_RST_CMD)"\0"
  806. #define CONFIG_NFSBOOTCOMMAND \
  807. "setenv bootargs root=/dev/nfs rw " \
  808. "nfsroot=$serverip:$rootpath " \
  809. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  810. "console=$consoledev,$baudrate $othbootargs;" \
  811. "tftp $loadaddr $bootfile;" \
  812. "tftp $fdtaddr $fdtfile;" \
  813. "bootm $loadaddr - $fdtaddr"
  814. #define CONFIG_HDBOOT \
  815. "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
  816. "console=$consoledev,$baudrate $othbootargs;" \
  817. "usb start;" \
  818. "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
  819. "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
  820. "bootm $loadaddr - $fdtaddr"
  821. #define CONFIG_USB_FAT_BOOT \
  822. "setenv bootargs root=/dev/ram rw " \
  823. "console=$consoledev,$baudrate $othbootargs " \
  824. "ramdisk_size=$ramdisk_size;" \
  825. "usb start;" \
  826. "fatload usb 0:2 $loadaddr $bootfile;" \
  827. "fatload usb 0:2 $fdtaddr $fdtfile;" \
  828. "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
  829. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  830. #define CONFIG_USB_EXT2_BOOT \
  831. "setenv bootargs root=/dev/ram rw " \
  832. "console=$consoledev,$baudrate $othbootargs " \
  833. "ramdisk_size=$ramdisk_size;" \
  834. "usb start;" \
  835. "ext2load usb 0:4 $loadaddr $bootfile;" \
  836. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  837. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  838. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  839. #define CONFIG_NORBOOT \
  840. "setenv bootargs root=/dev/$jffs2nor rw " \
  841. "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
  842. "bootm $norbootaddr - $norfdtaddr"
  843. #define CONFIG_RAMBOOTCOMMAND \
  844. "setenv bootargs root=/dev/ram rw " \
  845. "console=$consoledev,$baudrate $othbootargs " \
  846. "ramdisk_size=$ramdisk_size;" \
  847. "tftp $ramdiskaddr $ramdiskfile;" \
  848. "tftp $loadaddr $bootfile;" \
  849. "tftp $fdtaddr $fdtfile;" \
  850. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  851. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  852. #endif /* __CONFIG_H */