p1_twr.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <hwconfig.h>
  9. #include <pci.h>
  10. #include <i2c.h>
  11. #include <asm/processor.h>
  12. #include <asm/mmu.h>
  13. #include <asm/cache.h>
  14. #include <asm/immap_85xx.h>
  15. #include <asm/fsl_pci.h>
  16. #include <asm/fsl_ddr_sdram.h>
  17. #include <asm/io.h>
  18. #include <asm/fsl_law.h>
  19. #include <asm/fsl_lbc.h>
  20. #include <asm/mp.h>
  21. #include <miiphy.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <fsl_mdio.h>
  25. #include <tsec.h>
  26. #include <ioports.h>
  27. #include <asm/fsl_serdes.h>
  28. #include <netdev.h>
  29. #define SYSCLK_64 64000000
  30. #define SYSCLK_66 66666666
  31. unsigned long get_board_sys_clk(ulong dummy)
  32. {
  33. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  34. par_io_t *par_io = (par_io_t *) &(gur->qe_par_io);
  35. unsigned int cpdat_val = 0;
  36. /* Set-up up pin muxing based on board switch settings */
  37. cpdat_val = par_io[1].cpdat;
  38. /* Check switch setting for SYSCLK select (PB3) */
  39. if (cpdat_val & 0x10000000)
  40. return SYSCLK_64;
  41. else
  42. return SYSCLK_66;
  43. return 0;
  44. }
  45. #ifdef CONFIG_QE
  46. #define PCA_IOPORT_I2C_ADDR 0x23
  47. #define PCA_IOPORT_OUTPUT_CMD 0x2
  48. #define PCA_IOPORT_CFG_CMD 0x6
  49. const qe_iop_conf_t qe_iop_conf_tab[] = {
  50. #ifdef CONFIG_TWR_P1025
  51. /* GPIO */
  52. {1, 0, 1, 0, 0},
  53. {1, 18, 1, 0, 0},
  54. /* GPIO for switch options */
  55. {1, 2, 2, 0, 0}, /* PROFIBUS_MODE_SEL */
  56. {1, 3, 2, 0, 0}, /* SYS_CLK_SELECT */
  57. {1, 29, 2, 0, 0}, /* LOCALBUS_QE_MUXSEL */
  58. {1, 30, 2, 0, 0}, /* ETH_TDM_SEL */
  59. /* QE_MUX_MDC */
  60. {1, 19, 1, 0, 1}, /* QE_MUX_MDC */
  61. /* QE_MUX_MDIO */
  62. {1, 20, 3, 0, 1}, /* QE_MUX_MDIO */
  63. /* UCC_1_MII */
  64. {0, 23, 2, 0, 2}, /* CLK12 */
  65. {0, 24, 2, 0, 1}, /* CLK9 */
  66. {0, 7, 1, 0, 2}, /* ENET1_TXD0_SER1_TXD0 */
  67. {0, 9, 1, 0, 2}, /* ENET1_TXD1_SER1_TXD1 */
  68. {0, 11, 1, 0, 2}, /* ENET1_TXD2_SER1_TXD2 */
  69. {0, 12, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3 */
  70. {0, 6, 2, 0, 2}, /* ENET1_RXD0_SER1_RXD0 */
  71. {0, 10, 2, 0, 2}, /* ENET1_RXD1_SER1_RXD1 */
  72. {0, 14, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2 */
  73. {0, 15, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3 */
  74. {0, 5, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */
  75. {0, 13, 1, 0, 2}, /* ENET1_TX_ER */
  76. {0, 4, 2, 0, 2}, /* ENET1_RX_DV_SER1_CTS_B */
  77. {0, 8, 2, 0, 2}, /* ENET1_RX_ER_SER1_CD_B */
  78. {0, 17, 2, 0, 2}, /* ENET1_CRS */
  79. {0, 16, 2, 0, 2}, /* ENET1_COL */
  80. /* UCC_5_RMII */
  81. {1, 11, 2, 0, 1}, /* CLK13 */
  82. {1, 7, 1, 0, 2}, /* ENET5_TXD0_SER5_TXD0 */
  83. {1, 10, 1, 0, 2}, /* ENET5_TXD1_SER5_TXD1 */
  84. {1, 6, 2, 0, 2}, /* ENET5_RXD0_SER5_RXD0 */
  85. {1, 9, 2, 0, 2}, /* ENET5_RXD1_SER5_RXD1 */
  86. {1, 5, 1, 0, 2}, /* ENET5_TX_EN_SER5_RTS_B */
  87. {1, 4, 2, 0, 2}, /* ENET5_RX_DV_SER5_CTS_B */
  88. {1, 8, 2, 0, 2}, /* ENET5_RX_ER_SER5_CD_B */
  89. /* TDMA - clock option is configured in OS based on board setting */
  90. {1, 23, 2, 0, 2}, /* TDMA_TXD */
  91. {1, 25, 2, 0, 2}, /* TDMA_RXD */
  92. {1, 26, 1, 0, 2}, /* TDMA_SYNC */
  93. #endif
  94. {0, 0, 0, 0, QE_IOP_TAB_END} /* END of table */
  95. };
  96. #endif
  97. int board_early_init_f(void)
  98. {
  99. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  100. setbits_be32(&gur->pmuxcr,
  101. (MPC85xx_PMUXCR_SDHC_CD | MPC85xx_PMUXCR_SDHC_WP));
  102. /* SDHC_DAT[4:7] not exposed to pins (use as SPI) */
  103. clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA);
  104. return 0;
  105. }
  106. int checkboard(void)
  107. {
  108. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  109. u8 boot_status;
  110. printf("Board: %s\n", CONFIG_BOARDNAME);
  111. boot_status = ((gur->porbmsr) >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf;
  112. puts("rom_loc: ");
  113. if (boot_status == PORBMSR_ROMLOC_NOR)
  114. puts("nor flash");
  115. else if (boot_status == PORBMSR_ROMLOC_SDHC)
  116. puts("sd");
  117. else
  118. puts("unknown");
  119. puts("\n");
  120. return 0;
  121. }
  122. #ifdef CONFIG_PCI
  123. void pci_init_board(void)
  124. {
  125. fsl_pcie_init_board(0);
  126. }
  127. #endif
  128. int board_early_init_r(void)
  129. {
  130. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  131. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  132. /*
  133. * Remap Boot flash region to caching-inhibited
  134. * so that flash can be erased properly.
  135. */
  136. /* Flush d-cache and invalidate i-cache of any FLASH data */
  137. flush_dcache();
  138. invalidate_icache();
  139. /* invalidate existing TLB entry for flash */
  140. disable_tlb(flash_esel);
  141. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  142. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  143. 0, flash_esel, BOOKE_PAGESZ_64M, 1);/* ts, esel, tsize, iprot */
  144. return 0;
  145. }
  146. int board_eth_init(bd_t *bis)
  147. {
  148. struct fsl_pq_mdio_info mdio_info;
  149. struct tsec_info_struct tsec_info[4];
  150. ccsr_gur_t *gur __attribute__((unused)) =
  151. (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  152. int num = 0;
  153. #ifdef CONFIG_TSEC1
  154. SET_STD_TSEC_INFO(tsec_info[num], 1);
  155. num++;
  156. #endif
  157. #ifdef CONFIG_TSEC2
  158. SET_STD_TSEC_INFO(tsec_info[num], 2);
  159. if (is_serdes_configured(SGMII_TSEC2)) {
  160. printf("eTSEC2 is in sgmii mode.\n");
  161. tsec_info[num].flags |= TSEC_SGMII;
  162. }
  163. num++;
  164. #endif
  165. #ifdef CONFIG_TSEC3
  166. SET_STD_TSEC_INFO(tsec_info[num], 3);
  167. num++;
  168. #endif
  169. if (!num) {
  170. printf("No TSECs initialized\n");
  171. return 0;
  172. }
  173. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  174. mdio_info.name = DEFAULT_MII_NAME;
  175. fsl_pq_mdio_init(bis, &mdio_info);
  176. tsec_eth_init(bis, tsec_info, num);
  177. #if defined(CONFIG_UEC_ETH)
  178. /* QE0 and QE3 need to be exposed for UCC1
  179. * and UCC5 Eth mode (in PMUXCR register).
  180. * Currently QE/LBC muxed pins assumed to be
  181. * LBC for U-Boot and PMUXCR updated by OS if required */
  182. uec_standard_init(bis);
  183. #endif
  184. return pci_eth_init(bis);
  185. }
  186. #if defined(CONFIG_QE)
  187. static void fdt_board_fixup_qe_pins(void *blob)
  188. {
  189. int node;
  190. if (!hwconfig("qe")) {
  191. /* For QE and eLBC pins multiplexing,
  192. * When don't use QE function, remove
  193. * qe node from dt blob.
  194. */
  195. node = fdt_path_offset(blob, "/qe");
  196. if (node >= 0)
  197. fdt_del_node(blob, node);
  198. } else {
  199. /* For TWR Peripheral Modules - TWR-SER2
  200. * board only can support Signal Port MII,
  201. * so delete one UEC node when use MII port.
  202. */
  203. if (hwconfig("mii"))
  204. node = fdt_path_offset(blob, "/qe/ucc@2400");
  205. else
  206. node = fdt_path_offset(blob, "/qe/ucc@2000");
  207. if (node >= 0)
  208. fdt_del_node(blob, node);
  209. }
  210. return;
  211. }
  212. #endif
  213. #ifdef CONFIG_OF_BOARD_SETUP
  214. void ft_board_setup(void *blob, bd_t *bd)
  215. {
  216. phys_addr_t base;
  217. phys_size_t size;
  218. ft_cpu_setup(blob, bd);
  219. base = getenv_bootm_low();
  220. size = getenv_bootm_size();
  221. fdt_fixup_memory(blob, (u64)base, (u64)size);
  222. FT_FSL_PCI_SETUP;
  223. #ifdef CONFIG_QE
  224. do_fixup_by_compat(blob, "fsl,qe", "status", "okay",
  225. sizeof("okay"), 0);
  226. #endif
  227. #if defined(CONFIG_TWR_P1025)
  228. fdt_board_fixup_qe_pins(blob);
  229. #endif
  230. fdt_fixup_dr_usb(blob, bd);
  231. }
  232. #endif