immap_85xx.h 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright 2007-2012 Freescale Semiconductor, Inc.
  5. *
  6. * Copyright(c) 2002,2003 Motorola Inc.
  7. * Xianghua Xiao (x.xiao@motorola.com)
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __IMMAP_85xx__
  12. #define __IMMAP_85xx__
  13. #include <asm/types.h>
  14. #include <asm/fsl_dma.h>
  15. #include <asm/fsl_i2c.h>
  16. #include <asm/fsl_ifc.h>
  17. #include <asm/fsl_lbc.h>
  18. #include <asm/fsl_fman.h>
  19. typedef struct ccsr_local {
  20. u32 ccsrbarh; /* CCSR Base Addr High */
  21. u32 ccsrbarl; /* CCSR Base Addr Low */
  22. u32 ccsrar; /* CCSR Attr */
  23. #define CCSRAR_C 0x80000000 /* Commit */
  24. u8 res1[4];
  25. u32 altcbarh; /* Alternate Configuration Base Addr High */
  26. u32 altcbarl; /* Alternate Configuration Base Addr Low */
  27. u32 altcar; /* Alternate Configuration Attr */
  28. u8 res2[4];
  29. u32 bstrh; /* Boot space translation high */
  30. u32 bstrl; /* Boot space translation Low */
  31. u32 bstrar; /* Boot space translation attributes */
  32. u8 res3[0xbd4];
  33. struct {
  34. u32 lawbarh; /* LAWn base addr high */
  35. u32 lawbarl; /* LAWn base addr low */
  36. u32 lawar; /* LAWn attributes */
  37. u8 res4[4];
  38. } law[32];
  39. u8 res35[0x204];
  40. } ccsr_local_t;
  41. /* Local-Access Registers & ECM Registers */
  42. typedef struct ccsr_local_ecm {
  43. u32 ccsrbar; /* CCSR Base Addr */
  44. u8 res1[4];
  45. u32 altcbar; /* Alternate Configuration Base Addr */
  46. u8 res2[4];
  47. u32 altcar; /* Alternate Configuration Attr */
  48. u8 res3[12];
  49. u32 bptr; /* Boot Page Translation */
  50. u8 res4[3044];
  51. u32 lawbar0; /* Local Access Window 0 Base Addr */
  52. u8 res5[4];
  53. u32 lawar0; /* Local Access Window 0 Attrs */
  54. u8 res6[20];
  55. u32 lawbar1; /* Local Access Window 1 Base Addr */
  56. u8 res7[4];
  57. u32 lawar1; /* Local Access Window 1 Attrs */
  58. u8 res8[20];
  59. u32 lawbar2; /* Local Access Window 2 Base Addr */
  60. u8 res9[4];
  61. u32 lawar2; /* Local Access Window 2 Attrs */
  62. u8 res10[20];
  63. u32 lawbar3; /* Local Access Window 3 Base Addr */
  64. u8 res11[4];
  65. u32 lawar3; /* Local Access Window 3 Attrs */
  66. u8 res12[20];
  67. u32 lawbar4; /* Local Access Window 4 Base Addr */
  68. u8 res13[4];
  69. u32 lawar4; /* Local Access Window 4 Attrs */
  70. u8 res14[20];
  71. u32 lawbar5; /* Local Access Window 5 Base Addr */
  72. u8 res15[4];
  73. u32 lawar5; /* Local Access Window 5 Attrs */
  74. u8 res16[20];
  75. u32 lawbar6; /* Local Access Window 6 Base Addr */
  76. u8 res17[4];
  77. u32 lawar6; /* Local Access Window 6 Attrs */
  78. u8 res18[20];
  79. u32 lawbar7; /* Local Access Window 7 Base Addr */
  80. u8 res19[4];
  81. u32 lawar7; /* Local Access Window 7 Attrs */
  82. u8 res19_8a[20];
  83. u32 lawbar8; /* Local Access Window 8 Base Addr */
  84. u8 res19_8b[4];
  85. u32 lawar8; /* Local Access Window 8 Attrs */
  86. u8 res19_9a[20];
  87. u32 lawbar9; /* Local Access Window 9 Base Addr */
  88. u8 res19_9b[4];
  89. u32 lawar9; /* Local Access Window 9 Attrs */
  90. u8 res19_10a[20];
  91. u32 lawbar10; /* Local Access Window 10 Base Addr */
  92. u8 res19_10b[4];
  93. u32 lawar10; /* Local Access Window 10 Attrs */
  94. u8 res19_11a[20];
  95. u32 lawbar11; /* Local Access Window 11 Base Addr */
  96. u8 res19_11b[4];
  97. u32 lawar11; /* Local Access Window 11 Attrs */
  98. u8 res20[652];
  99. u32 eebacr; /* ECM CCB Addr Configuration */
  100. u8 res21[12];
  101. u32 eebpcr; /* ECM CCB Port Configuration */
  102. u8 res22[3564];
  103. u32 eedr; /* ECM Error Detect */
  104. u8 res23[4];
  105. u32 eeer; /* ECM Error Enable */
  106. u32 eeatr; /* ECM Error Attrs Capture */
  107. u32 eeadr; /* ECM Error Addr Capture */
  108. u8 res24[492];
  109. } ccsr_local_ecm_t;
  110. /* DDR memory controller registers */
  111. typedef struct ccsr_ddr {
  112. u32 cs0_bnds; /* Chip Select 0 Memory Bounds */
  113. u8 res1[4];
  114. u32 cs1_bnds; /* Chip Select 1 Memory Bounds */
  115. u8 res2[4];
  116. u32 cs2_bnds; /* Chip Select 2 Memory Bounds */
  117. u8 res3[4];
  118. u32 cs3_bnds; /* Chip Select 3 Memory Bounds */
  119. u8 res4[100];
  120. u32 cs0_config; /* Chip Select Configuration */
  121. u32 cs1_config; /* Chip Select Configuration */
  122. u32 cs2_config; /* Chip Select Configuration */
  123. u32 cs3_config; /* Chip Select Configuration */
  124. u8 res4a[48];
  125. u32 cs0_config_2; /* Chip Select Configuration 2 */
  126. u32 cs1_config_2; /* Chip Select Configuration 2 */
  127. u32 cs2_config_2; /* Chip Select Configuration 2 */
  128. u32 cs3_config_2; /* Chip Select Configuration 2 */
  129. u8 res5[48];
  130. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  131. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  132. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  133. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  134. u32 sdram_cfg; /* SDRAM Control Configuration */
  135. u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */
  136. u32 sdram_mode; /* SDRAM Mode Configuration */
  137. u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */
  138. u32 sdram_md_cntl; /* SDRAM Mode Control */
  139. u32 sdram_interval; /* SDRAM Interval Configuration */
  140. u32 sdram_data_init; /* SDRAM Data initialization */
  141. u8 res6[4];
  142. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  143. u8 res7[20];
  144. u32 init_addr; /* training init addr */
  145. u32 init_ext_addr; /* training init extended addr */
  146. u8 res8_1[16];
  147. u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */
  148. u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */
  149. u8 reg8_1a[8];
  150. u32 ddr_zq_cntl; /* ZQ calibration control*/
  151. u32 ddr_wrlvl_cntl; /* write leveling control*/
  152. u8 reg8_1aa[4];
  153. u32 ddr_sr_cntr; /* self refresh counter */
  154. u32 ddr_sdram_rcw_1; /* Control Words 1 */
  155. u32 ddr_sdram_rcw_2; /* Control Words 2 */
  156. u8 reg_1ab[8];
  157. u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */
  158. u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */
  159. u8 res8_1b[104];
  160. u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */
  161. u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */
  162. u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */
  163. u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */
  164. u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */
  165. u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */
  166. u8 res8_1ba[0x908];
  167. u32 ddr_dsr1; /* Debug Status 1 */
  168. u32 ddr_dsr2; /* Debug Status 2 */
  169. u32 ddr_cdr1; /* Control Driver 1 */
  170. u32 ddr_cdr2; /* Control Driver 2 */
  171. u8 res8_1c[200];
  172. u32 ip_rev1; /* IP Block Revision 1 */
  173. u32 ip_rev2; /* IP Block Revision 2 */
  174. u32 eor; /* Enhanced Optimization Register */
  175. u8 res8_2[252];
  176. u32 mtcr; /* Memory Test Control Register */
  177. u8 res8_3[28];
  178. u32 mtp1; /* Memory Test Pattern 1 */
  179. u32 mtp2; /* Memory Test Pattern 2 */
  180. u32 mtp3; /* Memory Test Pattern 3 */
  181. u32 mtp4; /* Memory Test Pattern 4 */
  182. u32 mtp5; /* Memory Test Pattern 5 */
  183. u32 mtp6; /* Memory Test Pattern 6 */
  184. u32 mtp7; /* Memory Test Pattern 7 */
  185. u32 mtp8; /* Memory Test Pattern 8 */
  186. u32 mtp9; /* Memory Test Pattern 9 */
  187. u32 mtp10; /* Memory Test Pattern 10 */
  188. u8 res8_4[184];
  189. u32 data_err_inject_hi; /* Data Path Err Injection Mask High */
  190. u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */
  191. u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */
  192. u8 res9[20];
  193. u32 capture_data_hi; /* Data Path Read Capture High */
  194. u32 capture_data_lo; /* Data Path Read Capture Low */
  195. u32 capture_ecc; /* Data Path Read Capture ECC */
  196. u8 res10[20];
  197. u32 err_detect; /* Error Detect */
  198. u32 err_disable; /* Error Disable */
  199. u32 err_int_en;
  200. u32 capture_attributes; /* Error Attrs Capture */
  201. u32 capture_address; /* Error Addr Capture */
  202. u32 capture_ext_address; /* Error Extended Addr Capture */
  203. u32 err_sbe; /* Single-Bit ECC Error Management */
  204. u8 res11[164];
  205. u32 debug[32]; /* debug_1 to debug_32 */
  206. u8 res12[128];
  207. } ccsr_ddr_t;
  208. #define DDR_EOR_RD_BDW_OPT_DIS 0x80000000 /* Read BDW Opt. disable */
  209. #define DDR_EOR_ADDR_HASH_EN 0x40000000 /* Address hash enabled */
  210. /* I2C Registers */
  211. typedef struct ccsr_i2c {
  212. struct fsl_i2c i2c[1];
  213. u8 res[4096 - 1 * sizeof(struct fsl_i2c)];
  214. } ccsr_i2c_t;
  215. #if defined(CONFIG_MPC8540) \
  216. || defined(CONFIG_MPC8541) \
  217. || defined(CONFIG_MPC8548) \
  218. || defined(CONFIG_MPC8555)
  219. /* DUART Registers */
  220. typedef struct ccsr_duart {
  221. u8 res1[1280];
  222. /* URBR1, UTHR1, UDLB1 with the same addr */
  223. u8 urbr1_uthr1_udlb1;
  224. /* UIER1, UDMB1 with the same addr01 */
  225. u8 uier1_udmb1;
  226. /* UIIR1, UFCR1, UAFR1 with the same addr */
  227. u8 uiir1_ufcr1_uafr1;
  228. u8 ulcr1; /* UART1 Line Control */
  229. u8 umcr1; /* UART1 Modem Control */
  230. u8 ulsr1; /* UART1 Line Status */
  231. u8 umsr1; /* UART1 Modem Status */
  232. u8 uscr1; /* UART1 Scratch */
  233. u8 res2[8];
  234. u8 udsr1; /* UART1 DMA Status */
  235. u8 res3[239];
  236. /* URBR2, UTHR2, UDLB2 with the same addr */
  237. u8 urbr2_uthr2_udlb2;
  238. /* UIER2, UDMB2 with the same addr */
  239. u8 uier2_udmb2;
  240. /* UIIR2, UFCR2, UAFR2 with the same addr */
  241. u8 uiir2_ufcr2_uafr2;
  242. u8 ulcr2; /* UART2 Line Control */
  243. u8 umcr2; /* UART2 Modem Control */
  244. u8 ulsr2; /* UART2 Line Status */
  245. u8 umsr2; /* UART2 Modem Status */
  246. u8 uscr2; /* UART2 Scratch */
  247. u8 res4[8];
  248. u8 udsr2; /* UART2 DMA Status */
  249. u8 res5[2543];
  250. } ccsr_duart_t;
  251. #else /* MPC8560 uses UART on its CPM */
  252. typedef struct ccsr_duart {
  253. u8 res[4096];
  254. } ccsr_duart_t;
  255. #endif
  256. /* eSPI Registers */
  257. typedef struct ccsr_espi {
  258. u32 mode; /* eSPI mode */
  259. u32 event; /* eSPI event */
  260. u32 mask; /* eSPI mask */
  261. u32 com; /* eSPI command */
  262. u32 tx; /* eSPI transmit FIFO access */
  263. u32 rx; /* eSPI receive FIFO access */
  264. u8 res1[8]; /* reserved */
  265. u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */
  266. u8 res2[4048]; /* fill up to 0x1000 */
  267. } ccsr_espi_t;
  268. /* PCI Registers */
  269. typedef struct ccsr_pcix {
  270. u32 cfg_addr; /* PCIX Configuration Addr */
  271. u32 cfg_data; /* PCIX Configuration Data */
  272. u32 int_ack; /* PCIX IRQ Acknowledge */
  273. u8 res000c[52];
  274. u32 liodn_base; /* PCIX LIODN base register */
  275. u8 res0044[3004];
  276. u32 potar0; /* PCIX Outbound Transaction Addr 0 */
  277. u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */
  278. u32 powbar0; /* PCIX Outbound Window Base Addr 0 */
  279. u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */
  280. u32 powar0; /* PCIX Outbound Window Attrs 0 */
  281. u8 res2[12];
  282. u32 potar1; /* PCIX Outbound Transaction Addr 1 */
  283. u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */
  284. u32 powbar1; /* PCIX Outbound Window Base Addr 1 */
  285. u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */
  286. u32 powar1; /* PCIX Outbound Window Attrs 1 */
  287. u8 res3[12];
  288. u32 potar2; /* PCIX Outbound Transaction Addr 2 */
  289. u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */
  290. u32 powbar2; /* PCIX Outbound Window Base Addr 2 */
  291. u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */
  292. u32 powar2; /* PCIX Outbound Window Attrs 2 */
  293. u8 res4[12];
  294. u32 potar3; /* PCIX Outbound Transaction Addr 3 */
  295. u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */
  296. u32 powbar3; /* PCIX Outbound Window Base Addr 3 */
  297. u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */
  298. u32 powar3; /* PCIX Outbound Window Attrs 3 */
  299. u8 res5[12];
  300. u32 potar4; /* PCIX Outbound Transaction Addr 4 */
  301. u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */
  302. u32 powbar4; /* PCIX Outbound Window Base Addr 4 */
  303. u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */
  304. u32 powar4; /* PCIX Outbound Window Attrs 4 */
  305. u8 res6[268];
  306. u32 pitar3; /* PCIX Inbound Translation Addr 3 */
  307. u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */
  308. u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */
  309. u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */
  310. u32 piwar3; /* PCIX Inbound Window Attrs 3 */
  311. u8 res7[12];
  312. u32 pitar2; /* PCIX Inbound Translation Addr 2 */
  313. u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */
  314. u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */
  315. u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */
  316. u32 piwar2; /* PCIX Inbound Window Attrs 2 */
  317. u8 res8[12];
  318. u32 pitar1; /* PCIX Inbound Translation Addr 1 */
  319. u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */
  320. u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */
  321. u8 res9[4];
  322. u32 piwar1; /* PCIX Inbound Window Attrs 1 */
  323. u8 res10[12];
  324. u32 pedr; /* PCIX Error Detect */
  325. u32 pecdr; /* PCIX Error Capture Disable */
  326. u32 peer; /* PCIX Error Enable */
  327. u32 peattrcr; /* PCIX Error Attrs Capture */
  328. u32 peaddrcr; /* PCIX Error Addr Capture */
  329. u32 peextaddrcr; /* PCIX Error Extended Addr Capture */
  330. u32 pedlcr; /* PCIX Error Data Low Capture */
  331. u32 pedhcr; /* PCIX Error Error Data High Capture */
  332. u32 gas_timr; /* PCIX Gasket Timer */
  333. u8 res11[476];
  334. } ccsr_pcix_t;
  335. #define PCIX_COMMAND 0x62
  336. #define POWAR_EN 0x80000000
  337. #define POWAR_IO_READ 0x00080000
  338. #define POWAR_MEM_READ 0x00040000
  339. #define POWAR_IO_WRITE 0x00008000
  340. #define POWAR_MEM_WRITE 0x00004000
  341. #define POWAR_MEM_512M 0x0000001c
  342. #define POWAR_IO_1M 0x00000013
  343. #define PIWAR_EN 0x80000000
  344. #define PIWAR_PF 0x20000000
  345. #define PIWAR_LOCAL 0x00f00000
  346. #define PIWAR_READ_SNOOP 0x00050000
  347. #define PIWAR_WRITE_SNOOP 0x00005000
  348. #define PIWAR_MEM_2G 0x0000001e
  349. typedef struct ccsr_gpio {
  350. u32 gpdir;
  351. u32 gpodr;
  352. u32 gpdat;
  353. u32 gpier;
  354. u32 gpimr;
  355. u32 gpicr;
  356. } ccsr_gpio_t;
  357. /* L2 Cache Registers */
  358. typedef struct ccsr_l2cache {
  359. u32 l2ctl; /* L2 configuration 0 */
  360. u8 res1[12];
  361. u32 l2cewar0; /* L2 cache external write addr 0 */
  362. u8 res2[4];
  363. u32 l2cewcr0; /* L2 cache external write control 0 */
  364. u8 res3[4];
  365. u32 l2cewar1; /* L2 cache external write addr 1 */
  366. u8 res4[4];
  367. u32 l2cewcr1; /* L2 cache external write control 1 */
  368. u8 res5[4];
  369. u32 l2cewar2; /* L2 cache external write addr 2 */
  370. u8 res6[4];
  371. u32 l2cewcr2; /* L2 cache external write control 2 */
  372. u8 res7[4];
  373. u32 l2cewar3; /* L2 cache external write addr 3 */
  374. u8 res8[4];
  375. u32 l2cewcr3; /* L2 cache external write control 3 */
  376. u8 res9[180];
  377. u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */
  378. u8 res10[4];
  379. u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */
  380. u8 res11[3316];
  381. u32 l2errinjhi; /* L2 error injection mask high */
  382. u32 l2errinjlo; /* L2 error injection mask low */
  383. u32 l2errinjctl; /* L2 error injection tag/ECC control */
  384. u8 res12[20];
  385. u32 l2captdatahi; /* L2 error data high capture */
  386. u32 l2captdatalo; /* L2 error data low capture */
  387. u32 l2captecc; /* L2 error ECC capture */
  388. u8 res13[20];
  389. u32 l2errdet; /* L2 error detect */
  390. u32 l2errdis; /* L2 error disable */
  391. u32 l2errinten; /* L2 error interrupt enable */
  392. u32 l2errattr; /* L2 error attributes capture */
  393. u32 l2erraddr; /* L2 error addr capture */
  394. u8 res14[4];
  395. u32 l2errctl; /* L2 error control */
  396. u8 res15[420];
  397. } ccsr_l2cache_t;
  398. #define MPC85xx_L2CTL_L2E 0x80000000
  399. #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000
  400. #define MPC85xx_L2ERRDIS_MBECC 0x00000008
  401. #define MPC85xx_L2ERRDIS_SBECC 0x00000004
  402. /* DMA Registers */
  403. typedef struct ccsr_dma {
  404. u8 res1[256];
  405. struct fsl_dma dma[4];
  406. u32 dgsr; /* DMA General Status */
  407. u8 res2[11516];
  408. } ccsr_dma_t;
  409. /* tsec */
  410. typedef struct ccsr_tsec {
  411. u8 res1[16];
  412. u32 ievent; /* IRQ Event */
  413. u32 imask; /* IRQ Mask */
  414. u32 edis; /* Error Disabled */
  415. u8 res2[4];
  416. u32 ecntrl; /* Ethernet Control */
  417. u32 minflr; /* Minimum Frame Len */
  418. u32 ptv; /* Pause Time Value */
  419. u32 dmactrl; /* DMA Control */
  420. u32 tbipa; /* TBI PHY Addr */
  421. u8 res3[88];
  422. u32 fifo_tx_thr; /* FIFO transmit threshold */
  423. u8 res4[8];
  424. u32 fifo_tx_starve; /* FIFO transmit starve */
  425. u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */
  426. u8 res5[96];
  427. u32 tctrl; /* TX Control */
  428. u32 tstat; /* TX Status */
  429. u8 res6[4];
  430. u32 tbdlen; /* TX Buffer Desc Data Len */
  431. u8 res7[16];
  432. u32 ctbptrh; /* Current TX Buffer Desc Ptr High */
  433. u32 ctbptr; /* Current TX Buffer Desc Ptr */
  434. u8 res8[88];
  435. u32 tbptrh; /* TX Buffer Desc Ptr High */
  436. u32 tbptr; /* TX Buffer Desc Ptr Low */
  437. u8 res9[120];
  438. u32 tbaseh; /* TX Desc Base Addr High */
  439. u32 tbase; /* TX Desc Base Addr */
  440. u8 res10[168];
  441. u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */
  442. u32 ostbdp; /* OOS TX Data Buffer Ptr */
  443. u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */
  444. u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */
  445. u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */
  446. u32 os32tbdr; /* OOS 32 Bytes TX Reserved */
  447. u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */
  448. u8 res11[52];
  449. u32 rctrl; /* RX Control */
  450. u32 rstat; /* RX Status */
  451. u8 res12[4];
  452. u32 rbdlen; /* RxBD Data Len */
  453. u8 res13[16];
  454. u32 crbptrh; /* Current RX Buffer Desc Ptr High */
  455. u32 crbptr; /* Current RX Buffer Desc Ptr */
  456. u8 res14[24];
  457. u32 mrblr; /* Maximum RX Buffer Len */
  458. u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */
  459. u8 res15[56];
  460. u32 rbptrh; /* RX Buffer Desc Ptr High 0 */
  461. u32 rbptr; /* RX Buffer Desc Ptr */
  462. u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */
  463. u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */
  464. u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */
  465. u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */
  466. u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */
  467. u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */
  468. u8 res16[96];
  469. u32 rbaseh; /* RX Desc Base Addr High 0 */
  470. u32 rbase; /* RX Desc Base Addr */
  471. u32 rbaseh1; /* RX Desc Base Addr High 1 */
  472. u32 rbasel1; /* RX Desc Base Addr Low 1 */
  473. u32 rbaseh2; /* RX Desc Base Addr High 2 */
  474. u32 rbasel2; /* RX Desc Base Addr Low 2 */
  475. u32 rbaseh3; /* RX Desc Base Addr High 3 */
  476. u32 rbasel3; /* RX Desc Base Addr Low 3 */
  477. u8 res17[224];
  478. u32 maccfg1; /* MAC Configuration 1 */
  479. u32 maccfg2; /* MAC Configuration 2 */
  480. u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */
  481. u32 hafdup; /* Half Duplex */
  482. u32 maxfrm; /* Maximum Frame Len */
  483. u8 res18[12];
  484. u32 miimcfg; /* MII Management Configuration */
  485. u32 miimcom; /* MII Management Cmd */
  486. u32 miimadd; /* MII Management Addr */
  487. u32 miimcon; /* MII Management Control */
  488. u32 miimstat; /* MII Management Status */
  489. u32 miimind; /* MII Management Indicator */
  490. u8 res19[4];
  491. u32 ifstat; /* Interface Status */
  492. u32 macstnaddr1; /* Station Addr Part 1 */
  493. u32 macstnaddr2; /* Station Addr Part 2 */
  494. u8 res20[312];
  495. u32 tr64; /* TX & RX 64-byte Frame Counter */
  496. u32 tr127; /* TX & RX 65-127 byte Frame Counter */
  497. u32 tr255; /* TX & RX 128-255 byte Frame Counter */
  498. u32 tr511; /* TX & RX 256-511 byte Frame Counter */
  499. u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */
  500. u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */
  501. u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */
  502. u32 rbyt; /* RX Byte Counter */
  503. u32 rpkt; /* RX Packet Counter */
  504. u32 rfcs; /* RX FCS Error Counter */
  505. u32 rmca; /* RX Multicast Packet Counter */
  506. u32 rbca; /* RX Broadcast Packet Counter */
  507. u32 rxcf; /* RX Control Frame Packet Counter */
  508. u32 rxpf; /* RX Pause Frame Packet Counter */
  509. u32 rxuo; /* RX Unknown OP Code Counter */
  510. u32 raln; /* RX Alignment Error Counter */
  511. u32 rflr; /* RX Frame Len Error Counter */
  512. u32 rcde; /* RX Code Error Counter */
  513. u32 rcse; /* RX Carrier Sense Error Counter */
  514. u32 rund; /* RX Undersize Packet Counter */
  515. u32 rovr; /* RX Oversize Packet Counter */
  516. u32 rfrg; /* RX Fragments Counter */
  517. u32 rjbr; /* RX Jabber Counter */
  518. u32 rdrp; /* RX Drop Counter */
  519. u32 tbyt; /* TX Byte Counter Counter */
  520. u32 tpkt; /* TX Packet Counter */
  521. u32 tmca; /* TX Multicast Packet Counter */
  522. u32 tbca; /* TX Broadcast Packet Counter */
  523. u32 txpf; /* TX Pause Control Frame Counter */
  524. u32 tdfr; /* TX Deferral Packet Counter */
  525. u32 tedf; /* TX Excessive Deferral Packet Counter */
  526. u32 tscl; /* TX Single Collision Packet Counter */
  527. u32 tmcl; /* TX Multiple Collision Packet Counter */
  528. u32 tlcl; /* TX Late Collision Packet Counter */
  529. u32 txcl; /* TX Excessive Collision Packet Counter */
  530. u32 tncl; /* TX Total Collision Counter */
  531. u8 res21[4];
  532. u32 tdrp; /* TX Drop Frame Counter */
  533. u32 tjbr; /* TX Jabber Frame Counter */
  534. u32 tfcs; /* TX FCS Error Counter */
  535. u32 txcf; /* TX Control Frame Counter */
  536. u32 tovr; /* TX Oversize Frame Counter */
  537. u32 tund; /* TX Undersize Frame Counter */
  538. u32 tfrg; /* TX Fragments Frame Counter */
  539. u32 car1; /* Carry One */
  540. u32 car2; /* Carry Two */
  541. u32 cam1; /* Carry Mask One */
  542. u32 cam2; /* Carry Mask Two */
  543. u8 res22[192];
  544. u32 iaddr0; /* Indivdual addr 0 */
  545. u32 iaddr1; /* Indivdual addr 1 */
  546. u32 iaddr2; /* Indivdual addr 2 */
  547. u32 iaddr3; /* Indivdual addr 3 */
  548. u32 iaddr4; /* Indivdual addr 4 */
  549. u32 iaddr5; /* Indivdual addr 5 */
  550. u32 iaddr6; /* Indivdual addr 6 */
  551. u32 iaddr7; /* Indivdual addr 7 */
  552. u8 res23[96];
  553. u32 gaddr0; /* Global addr 0 */
  554. u32 gaddr1; /* Global addr 1 */
  555. u32 gaddr2; /* Global addr 2 */
  556. u32 gaddr3; /* Global addr 3 */
  557. u32 gaddr4; /* Global addr 4 */
  558. u32 gaddr5; /* Global addr 5 */
  559. u32 gaddr6; /* Global addr 6 */
  560. u32 gaddr7; /* Global addr 7 */
  561. u8 res24[96];
  562. u32 pmd0; /* Pattern Match Data */
  563. u8 res25[4];
  564. u32 pmask0; /* Pattern Mask */
  565. u8 res26[4];
  566. u32 pcntrl0; /* Pattern Match Control */
  567. u8 res27[4];
  568. u32 pattrb0; /* Pattern Match Attrs */
  569. u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */
  570. u32 pmd1; /* Pattern Match Data */
  571. u8 res28[4];
  572. u32 pmask1; /* Pattern Mask */
  573. u8 res29[4];
  574. u32 pcntrl1; /* Pattern Match Control */
  575. u8 res30[4];
  576. u32 pattrb1; /* Pattern Match Attrs */
  577. u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */
  578. u32 pmd2; /* Pattern Match Data */
  579. u8 res31[4];
  580. u32 pmask2; /* Pattern Mask */
  581. u8 res32[4];
  582. u32 pcntrl2; /* Pattern Match Control */
  583. u8 res33[4];
  584. u32 pattrb2; /* Pattern Match Attrs */
  585. u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */
  586. u32 pmd3; /* Pattern Match Data */
  587. u8 res34[4];
  588. u32 pmask3; /* Pattern Mask */
  589. u8 res35[4];
  590. u32 pcntrl3; /* Pattern Match Control */
  591. u8 res36[4];
  592. u32 pattrb3; /* Pattern Match Attrs */
  593. u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */
  594. u32 pmd4; /* Pattern Match Data */
  595. u8 res37[4];
  596. u32 pmask4; /* Pattern Mask */
  597. u8 res38[4];
  598. u32 pcntrl4; /* Pattern Match Control */
  599. u8 res39[4];
  600. u32 pattrb4; /* Pattern Match Attrs */
  601. u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */
  602. u32 pmd5; /* Pattern Match Data */
  603. u8 res40[4];
  604. u32 pmask5; /* Pattern Mask */
  605. u8 res41[4];
  606. u32 pcntrl5; /* Pattern Match Control */
  607. u8 res42[4];
  608. u32 pattrb5; /* Pattern Match Attrs */
  609. u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */
  610. u32 pmd6; /* Pattern Match Data */
  611. u8 res43[4];
  612. u32 pmask6; /* Pattern Mask */
  613. u8 res44[4];
  614. u32 pcntrl6; /* Pattern Match Control */
  615. u8 res45[4];
  616. u32 pattrb6; /* Pattern Match Attrs */
  617. u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */
  618. u32 pmd7; /* Pattern Match Data */
  619. u8 res46[4];
  620. u32 pmask7; /* Pattern Mask */
  621. u8 res47[4];
  622. u32 pcntrl7; /* Pattern Match Control */
  623. u8 res48[4];
  624. u32 pattrb7; /* Pattern Match Attrs */
  625. u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */
  626. u32 pmd8; /* Pattern Match Data */
  627. u8 res49[4];
  628. u32 pmask8; /* Pattern Mask */
  629. u8 res50[4];
  630. u32 pcntrl8; /* Pattern Match Control */
  631. u8 res51[4];
  632. u32 pattrb8; /* Pattern Match Attrs */
  633. u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */
  634. u32 pmd9; /* Pattern Match Data */
  635. u8 res52[4];
  636. u32 pmask9; /* Pattern Mask */
  637. u8 res53[4];
  638. u32 pcntrl9; /* Pattern Match Control */
  639. u8 res54[4];
  640. u32 pattrb9; /* Pattern Match Attrs */
  641. u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */
  642. u32 pmd10; /* Pattern Match Data */
  643. u8 res55[4];
  644. u32 pmask10; /* Pattern Mask */
  645. u8 res56[4];
  646. u32 pcntrl10; /* Pattern Match Control */
  647. u8 res57[4];
  648. u32 pattrb10; /* Pattern Match Attrs */
  649. u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */
  650. u32 pmd11; /* Pattern Match Data */
  651. u8 res58[4];
  652. u32 pmask11; /* Pattern Mask */
  653. u8 res59[4];
  654. u32 pcntrl11; /* Pattern Match Control */
  655. u8 res60[4];
  656. u32 pattrb11; /* Pattern Match Attrs */
  657. u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */
  658. u32 pmd12; /* Pattern Match Data */
  659. u8 res61[4];
  660. u32 pmask12; /* Pattern Mask */
  661. u8 res62[4];
  662. u32 pcntrl12; /* Pattern Match Control */
  663. u8 res63[4];
  664. u32 pattrb12; /* Pattern Match Attrs */
  665. u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */
  666. u32 pmd13; /* Pattern Match Data */
  667. u8 res64[4];
  668. u32 pmask13; /* Pattern Mask */
  669. u8 res65[4];
  670. u32 pcntrl13; /* Pattern Match Control */
  671. u8 res66[4];
  672. u32 pattrb13; /* Pattern Match Attrs */
  673. u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */
  674. u32 pmd14; /* Pattern Match Data */
  675. u8 res67[4];
  676. u32 pmask14; /* Pattern Mask */
  677. u8 res68[4];
  678. u32 pcntrl14; /* Pattern Match Control */
  679. u8 res69[4];
  680. u32 pattrb14; /* Pattern Match Attrs */
  681. u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */
  682. u32 pmd15; /* Pattern Match Data */
  683. u8 res70[4];
  684. u32 pmask15; /* Pattern Mask */
  685. u8 res71[4];
  686. u32 pcntrl15; /* Pattern Match Control */
  687. u8 res72[4];
  688. u32 pattrb15; /* Pattern Match Attrs */
  689. u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */
  690. u8 res73[248];
  691. u32 attr; /* Attrs */
  692. u32 attreli; /* Attrs Extract Len & Idx */
  693. u8 res74[1024];
  694. } ccsr_tsec_t;
  695. /* PIC Registers */
  696. typedef struct ccsr_pic {
  697. u8 res1[64];
  698. u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */
  699. u8 res2[12];
  700. u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */
  701. u8 res3[12];
  702. u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */
  703. u8 res4[12];
  704. u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */
  705. u8 res5[12];
  706. u32 ctpr; /* Current Task Priority */
  707. u8 res6[12];
  708. u32 whoami; /* Who Am I */
  709. u8 res7[12];
  710. u32 iack; /* IRQ Acknowledge */
  711. u8 res8[12];
  712. u32 eoi; /* End Of IRQ */
  713. u8 res9[3916];
  714. u32 frr; /* Feature Reporting */
  715. u8 res10[28];
  716. u32 gcr; /* Global Configuration */
  717. #define MPC85xx_PICGCR_RST 0x80000000
  718. #define MPC85xx_PICGCR_M 0x20000000
  719. u8 res11[92];
  720. u32 vir; /* Vendor Identification */
  721. u8 res12[12];
  722. u32 pir; /* Processor Initialization */
  723. u8 res13[12];
  724. u32 ipivpr0; /* IPI Vector/Priority 0 */
  725. u8 res14[12];
  726. u32 ipivpr1; /* IPI Vector/Priority 1 */
  727. u8 res15[12];
  728. u32 ipivpr2; /* IPI Vector/Priority 2 */
  729. u8 res16[12];
  730. u32 ipivpr3; /* IPI Vector/Priority 3 */
  731. u8 res17[12];
  732. u32 svr; /* Spurious Vector */
  733. u8 res18[12];
  734. u32 tfrr; /* Timer Frequency Reporting */
  735. u8 res19[12];
  736. u32 gtccr0; /* Global Timer Current Count 0 */
  737. u8 res20[12];
  738. u32 gtbcr0; /* Global Timer Base Count 0 */
  739. u8 res21[12];
  740. u32 gtvpr0; /* Global Timer Vector/Priority 0 */
  741. u8 res22[12];
  742. u32 gtdr0; /* Global Timer Destination 0 */
  743. u8 res23[12];
  744. u32 gtccr1; /* Global Timer Current Count 1 */
  745. u8 res24[12];
  746. u32 gtbcr1; /* Global Timer Base Count 1 */
  747. u8 res25[12];
  748. u32 gtvpr1; /* Global Timer Vector/Priority 1 */
  749. u8 res26[12];
  750. u32 gtdr1; /* Global Timer Destination 1 */
  751. u8 res27[12];
  752. u32 gtccr2; /* Global Timer Current Count 2 */
  753. u8 res28[12];
  754. u32 gtbcr2; /* Global Timer Base Count 2 */
  755. u8 res29[12];
  756. u32 gtvpr2; /* Global Timer Vector/Priority 2 */
  757. u8 res30[12];
  758. u32 gtdr2; /* Global Timer Destination 2 */
  759. u8 res31[12];
  760. u32 gtccr3; /* Global Timer Current Count 3 */
  761. u8 res32[12];
  762. u32 gtbcr3; /* Global Timer Base Count 3 */
  763. u8 res33[12];
  764. u32 gtvpr3; /* Global Timer Vector/Priority 3 */
  765. u8 res34[12];
  766. u32 gtdr3; /* Global Timer Destination 3 */
  767. u8 res35[268];
  768. u32 tcr; /* Timer Control */
  769. u8 res36[12];
  770. u32 irqsr0; /* IRQ_OUT Summary 0 */
  771. u8 res37[12];
  772. u32 irqsr1; /* IRQ_OUT Summary 1 */
  773. u8 res38[12];
  774. u32 cisr0; /* Critical IRQ Summary 0 */
  775. u8 res39[12];
  776. u32 cisr1; /* Critical IRQ Summary 1 */
  777. u8 res40[188];
  778. u32 msgr0; /* Message 0 */
  779. u8 res41[12];
  780. u32 msgr1; /* Message 1 */
  781. u8 res42[12];
  782. u32 msgr2; /* Message 2 */
  783. u8 res43[12];
  784. u32 msgr3; /* Message 3 */
  785. u8 res44[204];
  786. u32 mer; /* Message Enable */
  787. u8 res45[12];
  788. u32 msr; /* Message Status */
  789. u8 res46[60140];
  790. u32 eivpr0; /* External IRQ Vector/Priority 0 */
  791. u8 res47[12];
  792. u32 eidr0; /* External IRQ Destination 0 */
  793. u8 res48[12];
  794. u32 eivpr1; /* External IRQ Vector/Priority 1 */
  795. u8 res49[12];
  796. u32 eidr1; /* External IRQ Destination 1 */
  797. u8 res50[12];
  798. u32 eivpr2; /* External IRQ Vector/Priority 2 */
  799. u8 res51[12];
  800. u32 eidr2; /* External IRQ Destination 2 */
  801. u8 res52[12];
  802. u32 eivpr3; /* External IRQ Vector/Priority 3 */
  803. u8 res53[12];
  804. u32 eidr3; /* External IRQ Destination 3 */
  805. u8 res54[12];
  806. u32 eivpr4; /* External IRQ Vector/Priority 4 */
  807. u8 res55[12];
  808. u32 eidr4; /* External IRQ Destination 4 */
  809. u8 res56[12];
  810. u32 eivpr5; /* External IRQ Vector/Priority 5 */
  811. u8 res57[12];
  812. u32 eidr5; /* External IRQ Destination 5 */
  813. u8 res58[12];
  814. u32 eivpr6; /* External IRQ Vector/Priority 6 */
  815. u8 res59[12];
  816. u32 eidr6; /* External IRQ Destination 6 */
  817. u8 res60[12];
  818. u32 eivpr7; /* External IRQ Vector/Priority 7 */
  819. u8 res61[12];
  820. u32 eidr7; /* External IRQ Destination 7 */
  821. u8 res62[12];
  822. u32 eivpr8; /* External IRQ Vector/Priority 8 */
  823. u8 res63[12];
  824. u32 eidr8; /* External IRQ Destination 8 */
  825. u8 res64[12];
  826. u32 eivpr9; /* External IRQ Vector/Priority 9 */
  827. u8 res65[12];
  828. u32 eidr9; /* External IRQ Destination 9 */
  829. u8 res66[12];
  830. u32 eivpr10; /* External IRQ Vector/Priority 10 */
  831. u8 res67[12];
  832. u32 eidr10; /* External IRQ Destination 10 */
  833. u8 res68[12];
  834. u32 eivpr11; /* External IRQ Vector/Priority 11 */
  835. u8 res69[12];
  836. u32 eidr11; /* External IRQ Destination 11 */
  837. u8 res70[140];
  838. u32 iivpr0; /* Internal IRQ Vector/Priority 0 */
  839. u8 res71[12];
  840. u32 iidr0; /* Internal IRQ Destination 0 */
  841. u8 res72[12];
  842. u32 iivpr1; /* Internal IRQ Vector/Priority 1 */
  843. u8 res73[12];
  844. u32 iidr1; /* Internal IRQ Destination 1 */
  845. u8 res74[12];
  846. u32 iivpr2; /* Internal IRQ Vector/Priority 2 */
  847. u8 res75[12];
  848. u32 iidr2; /* Internal IRQ Destination 2 */
  849. u8 res76[12];
  850. u32 iivpr3; /* Internal IRQ Vector/Priority 3 */
  851. u8 res77[12];
  852. u32 iidr3; /* Internal IRQ Destination 3 */
  853. u8 res78[12];
  854. u32 iivpr4; /* Internal IRQ Vector/Priority 4 */
  855. u8 res79[12];
  856. u32 iidr4; /* Internal IRQ Destination 4 */
  857. u8 res80[12];
  858. u32 iivpr5; /* Internal IRQ Vector/Priority 5 */
  859. u8 res81[12];
  860. u32 iidr5; /* Internal IRQ Destination 5 */
  861. u8 res82[12];
  862. u32 iivpr6; /* Internal IRQ Vector/Priority 6 */
  863. u8 res83[12];
  864. u32 iidr6; /* Internal IRQ Destination 6 */
  865. u8 res84[12];
  866. u32 iivpr7; /* Internal IRQ Vector/Priority 7 */
  867. u8 res85[12];
  868. u32 iidr7; /* Internal IRQ Destination 7 */
  869. u8 res86[12];
  870. u32 iivpr8; /* Internal IRQ Vector/Priority 8 */
  871. u8 res87[12];
  872. u32 iidr8; /* Internal IRQ Destination 8 */
  873. u8 res88[12];
  874. u32 iivpr9; /* Internal IRQ Vector/Priority 9 */
  875. u8 res89[12];
  876. u32 iidr9; /* Internal IRQ Destination 9 */
  877. u8 res90[12];
  878. u32 iivpr10; /* Internal IRQ Vector/Priority 10 */
  879. u8 res91[12];
  880. u32 iidr10; /* Internal IRQ Destination 10 */
  881. u8 res92[12];
  882. u32 iivpr11; /* Internal IRQ Vector/Priority 11 */
  883. u8 res93[12];
  884. u32 iidr11; /* Internal IRQ Destination 11 */
  885. u8 res94[12];
  886. u32 iivpr12; /* Internal IRQ Vector/Priority 12 */
  887. u8 res95[12];
  888. u32 iidr12; /* Internal IRQ Destination 12 */
  889. u8 res96[12];
  890. u32 iivpr13; /* Internal IRQ Vector/Priority 13 */
  891. u8 res97[12];
  892. u32 iidr13; /* Internal IRQ Destination 13 */
  893. u8 res98[12];
  894. u32 iivpr14; /* Internal IRQ Vector/Priority 14 */
  895. u8 res99[12];
  896. u32 iidr14; /* Internal IRQ Destination 14 */
  897. u8 res100[12];
  898. u32 iivpr15; /* Internal IRQ Vector/Priority 15 */
  899. u8 res101[12];
  900. u32 iidr15; /* Internal IRQ Destination 15 */
  901. u8 res102[12];
  902. u32 iivpr16; /* Internal IRQ Vector/Priority 16 */
  903. u8 res103[12];
  904. u32 iidr16; /* Internal IRQ Destination 16 */
  905. u8 res104[12];
  906. u32 iivpr17; /* Internal IRQ Vector/Priority 17 */
  907. u8 res105[12];
  908. u32 iidr17; /* Internal IRQ Destination 17 */
  909. u8 res106[12];
  910. u32 iivpr18; /* Internal IRQ Vector/Priority 18 */
  911. u8 res107[12];
  912. u32 iidr18; /* Internal IRQ Destination 18 */
  913. u8 res108[12];
  914. u32 iivpr19; /* Internal IRQ Vector/Priority 19 */
  915. u8 res109[12];
  916. u32 iidr19; /* Internal IRQ Destination 19 */
  917. u8 res110[12];
  918. u32 iivpr20; /* Internal IRQ Vector/Priority 20 */
  919. u8 res111[12];
  920. u32 iidr20; /* Internal IRQ Destination 20 */
  921. u8 res112[12];
  922. u32 iivpr21; /* Internal IRQ Vector/Priority 21 */
  923. u8 res113[12];
  924. u32 iidr21; /* Internal IRQ Destination 21 */
  925. u8 res114[12];
  926. u32 iivpr22; /* Internal IRQ Vector/Priority 22 */
  927. u8 res115[12];
  928. u32 iidr22; /* Internal IRQ Destination 22 */
  929. u8 res116[12];
  930. u32 iivpr23; /* Internal IRQ Vector/Priority 23 */
  931. u8 res117[12];
  932. u32 iidr23; /* Internal IRQ Destination 23 */
  933. u8 res118[12];
  934. u32 iivpr24; /* Internal IRQ Vector/Priority 24 */
  935. u8 res119[12];
  936. u32 iidr24; /* Internal IRQ Destination 24 */
  937. u8 res120[12];
  938. u32 iivpr25; /* Internal IRQ Vector/Priority 25 */
  939. u8 res121[12];
  940. u32 iidr25; /* Internal IRQ Destination 25 */
  941. u8 res122[12];
  942. u32 iivpr26; /* Internal IRQ Vector/Priority 26 */
  943. u8 res123[12];
  944. u32 iidr26; /* Internal IRQ Destination 26 */
  945. u8 res124[12];
  946. u32 iivpr27; /* Internal IRQ Vector/Priority 27 */
  947. u8 res125[12];
  948. u32 iidr27; /* Internal IRQ Destination 27 */
  949. u8 res126[12];
  950. u32 iivpr28; /* Internal IRQ Vector/Priority 28 */
  951. u8 res127[12];
  952. u32 iidr28; /* Internal IRQ Destination 28 */
  953. u8 res128[12];
  954. u32 iivpr29; /* Internal IRQ Vector/Priority 29 */
  955. u8 res129[12];
  956. u32 iidr29; /* Internal IRQ Destination 29 */
  957. u8 res130[12];
  958. u32 iivpr30; /* Internal IRQ Vector/Priority 30 */
  959. u8 res131[12];
  960. u32 iidr30; /* Internal IRQ Destination 30 */
  961. u8 res132[12];
  962. u32 iivpr31; /* Internal IRQ Vector/Priority 31 */
  963. u8 res133[12];
  964. u32 iidr31; /* Internal IRQ Destination 31 */
  965. u8 res134[4108];
  966. u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */
  967. u8 res135[12];
  968. u32 midr0; /* Messaging IRQ Destination 0 */
  969. u8 res136[12];
  970. u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */
  971. u8 res137[12];
  972. u32 midr1; /* Messaging IRQ Destination 1 */
  973. u8 res138[12];
  974. u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */
  975. u8 res139[12];
  976. u32 midr2; /* Messaging IRQ Destination 2 */
  977. u8 res140[12];
  978. u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */
  979. u8 res141[12];
  980. u32 midr3; /* Messaging IRQ Destination 3 */
  981. u8 res142[59852];
  982. u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */
  983. u8 res143[12];
  984. u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */
  985. u8 res144[12];
  986. u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */
  987. u8 res145[12];
  988. u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */
  989. u8 res146[12];
  990. u32 ctpr0; /* Current Task Priority for Processor 0 */
  991. u8 res147[12];
  992. u32 whoami0; /* Who Am I for Processor 0 */
  993. u8 res148[12];
  994. u32 iack0; /* IRQ Acknowledge for Processor 0 */
  995. u8 res149[12];
  996. u32 eoi0; /* End Of IRQ for Processor 0 */
  997. u8 res150[130892];
  998. } ccsr_pic_t;
  999. /* CPM Block */
  1000. #ifndef CONFIG_CPM2
  1001. typedef struct ccsr_cpm {
  1002. u8 res[262144];
  1003. } ccsr_cpm_t;
  1004. #else
  1005. /*
  1006. * DPARM
  1007. * General SIU
  1008. */
  1009. typedef struct ccsr_cpm_siu {
  1010. u8 res1[80];
  1011. u32 smaer;
  1012. u32 smser;
  1013. u32 smevr;
  1014. u8 res2[4];
  1015. u32 lmaer;
  1016. u32 lmser;
  1017. u32 lmevr;
  1018. u8 res3[2964];
  1019. } ccsr_cpm_siu_t;
  1020. /* IRQ Controller */
  1021. typedef struct ccsr_cpm_intctl {
  1022. u16 sicr;
  1023. u8 res1[2];
  1024. u32 sivec;
  1025. u32 sipnrh;
  1026. u32 sipnrl;
  1027. u32 siprr;
  1028. u32 scprrh;
  1029. u32 scprrl;
  1030. u32 simrh;
  1031. u32 simrl;
  1032. u32 siexr;
  1033. u8 res2[88];
  1034. u32 sccr;
  1035. u8 res3[124];
  1036. } ccsr_cpm_intctl_t;
  1037. /* input/output port */
  1038. typedef struct ccsr_cpm_iop {
  1039. u32 pdira;
  1040. u32 ppara;
  1041. u32 psora;
  1042. u32 podra;
  1043. u32 pdata;
  1044. u8 res1[12];
  1045. u32 pdirb;
  1046. u32 pparb;
  1047. u32 psorb;
  1048. u32 podrb;
  1049. u32 pdatb;
  1050. u8 res2[12];
  1051. u32 pdirc;
  1052. u32 pparc;
  1053. u32 psorc;
  1054. u32 podrc;
  1055. u32 pdatc;
  1056. u8 res3[12];
  1057. u32 pdird;
  1058. u32 ppard;
  1059. u32 psord;
  1060. u32 podrd;
  1061. u32 pdatd;
  1062. u8 res4[12];
  1063. } ccsr_cpm_iop_t;
  1064. /* CPM timers */
  1065. typedef struct ccsr_cpm_timer {
  1066. u8 tgcr1;
  1067. u8 res1[3];
  1068. u8 tgcr2;
  1069. u8 res2[11];
  1070. u16 tmr1;
  1071. u16 tmr2;
  1072. u16 trr1;
  1073. u16 trr2;
  1074. u16 tcr1;
  1075. u16 tcr2;
  1076. u16 tcn1;
  1077. u16 tcn2;
  1078. u16 tmr3;
  1079. u16 tmr4;
  1080. u16 trr3;
  1081. u16 trr4;
  1082. u16 tcr3;
  1083. u16 tcr4;
  1084. u16 tcn3;
  1085. u16 tcn4;
  1086. u16 ter1;
  1087. u16 ter2;
  1088. u16 ter3;
  1089. u16 ter4;
  1090. u8 res3[608];
  1091. } ccsr_cpm_timer_t;
  1092. /* SDMA */
  1093. typedef struct ccsr_cpm_sdma {
  1094. u8 sdsr;
  1095. u8 res1[3];
  1096. u8 sdmr;
  1097. u8 res2[739];
  1098. } ccsr_cpm_sdma_t;
  1099. /* FCC1 */
  1100. typedef struct ccsr_cpm_fcc1 {
  1101. u32 gfmr;
  1102. u32 fpsmr;
  1103. u16 ftodr;
  1104. u8 res1[2];
  1105. u16 fdsr;
  1106. u8 res2[2];
  1107. u16 fcce;
  1108. u8 res3[2];
  1109. u16 fccm;
  1110. u8 res4[2];
  1111. u8 fccs;
  1112. u8 res5[3];
  1113. u8 ftirr_phy[4];
  1114. } ccsr_cpm_fcc1_t;
  1115. /* FCC2 */
  1116. typedef struct ccsr_cpm_fcc2 {
  1117. u32 gfmr;
  1118. u32 fpsmr;
  1119. u16 ftodr;
  1120. u8 res1[2];
  1121. u16 fdsr;
  1122. u8 res2[2];
  1123. u16 fcce;
  1124. u8 res3[2];
  1125. u16 fccm;
  1126. u8 res4[2];
  1127. u8 fccs;
  1128. u8 res5[3];
  1129. u8 ftirr_phy[4];
  1130. } ccsr_cpm_fcc2_t;
  1131. /* FCC3 */
  1132. typedef struct ccsr_cpm_fcc3 {
  1133. u32 gfmr;
  1134. u32 fpsmr;
  1135. u16 ftodr;
  1136. u8 res1[2];
  1137. u16 fdsr;
  1138. u8 res2[2];
  1139. u16 fcce;
  1140. u8 res3[2];
  1141. u16 fccm;
  1142. u8 res4[2];
  1143. u8 fccs;
  1144. u8 res5[3];
  1145. u8 res[36];
  1146. } ccsr_cpm_fcc3_t;
  1147. /* FCC1 extended */
  1148. typedef struct ccsr_cpm_fcc1_ext {
  1149. u32 firper;
  1150. u32 firer;
  1151. u32 firsr_h;
  1152. u32 firsr_l;
  1153. u8 gfemr;
  1154. u8 res[15];
  1155. } ccsr_cpm_fcc1_ext_t;
  1156. /* FCC2 extended */
  1157. typedef struct ccsr_cpm_fcc2_ext {
  1158. u32 firper;
  1159. u32 firer;
  1160. u32 firsr_h;
  1161. u32 firsr_l;
  1162. u8 gfemr;
  1163. u8 res[31];
  1164. } ccsr_cpm_fcc2_ext_t;
  1165. /* FCC3 extended */
  1166. typedef struct ccsr_cpm_fcc3_ext {
  1167. u8 gfemr;
  1168. u8 res[47];
  1169. } ccsr_cpm_fcc3_ext_t;
  1170. /* TC layers */
  1171. typedef struct ccsr_cpm_tmp1 {
  1172. u8 res[496];
  1173. } ccsr_cpm_tmp1_t;
  1174. /* BRGs:5,6,7,8 */
  1175. typedef struct ccsr_cpm_brg2 {
  1176. u32 brgc5;
  1177. u32 brgc6;
  1178. u32 brgc7;
  1179. u32 brgc8;
  1180. u8 res[608];
  1181. } ccsr_cpm_brg2_t;
  1182. /* I2C */
  1183. typedef struct ccsr_cpm_i2c {
  1184. u8 i2mod;
  1185. u8 res1[3];
  1186. u8 i2add;
  1187. u8 res2[3];
  1188. u8 i2brg;
  1189. u8 res3[3];
  1190. u8 i2com;
  1191. u8 res4[3];
  1192. u8 i2cer;
  1193. u8 res5[3];
  1194. u8 i2cmr;
  1195. u8 res6[331];
  1196. } ccsr_cpm_i2c_t;
  1197. /* CPM core */
  1198. typedef struct ccsr_cpm_cp {
  1199. u32 cpcr;
  1200. u32 rccr;
  1201. u8 res1[14];
  1202. u16 rter;
  1203. u8 res2[2];
  1204. u16 rtmr;
  1205. u16 rtscr;
  1206. u8 res3[2];
  1207. u32 rtsr;
  1208. u8 res4[12];
  1209. } ccsr_cpm_cp_t;
  1210. /* BRGs:1,2,3,4 */
  1211. typedef struct ccsr_cpm_brg1 {
  1212. u32 brgc1;
  1213. u32 brgc2;
  1214. u32 brgc3;
  1215. u32 brgc4;
  1216. } ccsr_cpm_brg1_t;
  1217. /* SCC1-SCC4 */
  1218. typedef struct ccsr_cpm_scc {
  1219. u32 gsmrl;
  1220. u32 gsmrh;
  1221. u16 psmr;
  1222. u8 res1[2];
  1223. u16 todr;
  1224. u16 dsr;
  1225. u16 scce;
  1226. u8 res2[2];
  1227. u16 sccm;
  1228. u8 res3;
  1229. u8 sccs;
  1230. u8 res4[8];
  1231. } ccsr_cpm_scc_t;
  1232. typedef struct ccsr_cpm_tmp2 {
  1233. u8 res[32];
  1234. } ccsr_cpm_tmp2_t;
  1235. /* SPI */
  1236. typedef struct ccsr_cpm_spi {
  1237. u16 spmode;
  1238. u8 res1[4];
  1239. u8 spie;
  1240. u8 res2[3];
  1241. u8 spim;
  1242. u8 res3[2];
  1243. u8 spcom;
  1244. u8 res4[82];
  1245. } ccsr_cpm_spi_t;
  1246. /* CPM MUX */
  1247. typedef struct ccsr_cpm_mux {
  1248. u8 cmxsi1cr;
  1249. u8 res1;
  1250. u8 cmxsi2cr;
  1251. u8 res2;
  1252. u32 cmxfcr;
  1253. u32 cmxscr;
  1254. u8 res3[2];
  1255. u16 cmxuar;
  1256. u8 res4[16];
  1257. } ccsr_cpm_mux_t;
  1258. /* SI,MCC,etc */
  1259. typedef struct ccsr_cpm_tmp3 {
  1260. u8 res[58592];
  1261. } ccsr_cpm_tmp3_t;
  1262. typedef struct ccsr_cpm_iram {
  1263. u32 iram[8192];
  1264. u8 res[98304];
  1265. } ccsr_cpm_iram_t;
  1266. typedef struct ccsr_cpm {
  1267. /* Some references are into the unique & known dpram spaces,
  1268. * others are from the generic base.
  1269. */
  1270. #define im_dprambase im_dpram1
  1271. u8 im_dpram1[16*1024];
  1272. u8 res1[16*1024];
  1273. u8 im_dpram2[16*1024];
  1274. u8 res2[16*1024];
  1275. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1276. ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */
  1277. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1278. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1279. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1280. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1281. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1282. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1283. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1284. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1285. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1286. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1287. ccsr_cpm_brg2_t im_cpm_brg2;
  1288. ccsr_cpm_i2c_t im_cpm_i2c;
  1289. ccsr_cpm_cp_t im_cpm_cp;
  1290. ccsr_cpm_brg1_t im_cpm_brg1;
  1291. ccsr_cpm_scc_t im_cpm_scc[4];
  1292. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1293. ccsr_cpm_spi_t im_cpm_spi;
  1294. ccsr_cpm_mux_t im_cpm_mux;
  1295. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1296. ccsr_cpm_iram_t im_cpm_iram;
  1297. } ccsr_cpm_t;
  1298. #endif
  1299. #ifdef CONFIG_SYS_SRIO
  1300. /* Architectural regsiters */
  1301. struct rio_arch {
  1302. u32 didcar; /* Device Identity CAR */
  1303. u32 dicar; /* Device Information CAR */
  1304. u32 aidcar; /* Assembly Identity CAR */
  1305. u32 aicar; /* Assembly Information CAR */
  1306. u32 pefcar; /* Processing Element Features CAR */
  1307. u8 res0[4];
  1308. u32 socar; /* Source Operations CAR */
  1309. u32 docar; /* Destination Operations CAR */
  1310. u8 res1[32];
  1311. u32 mcsr; /* Mailbox CSR */
  1312. u32 pwdcsr; /* Port-Write and Doorbell CSR */
  1313. u8 res2[4];
  1314. u32 pellccsr; /* Processing Element Logic Layer CCSR */
  1315. u8 res3[12];
  1316. u32 lcsbacsr; /* Local Configuration Space BACSR */
  1317. u32 bdidcsr; /* Base Device ID CSR */
  1318. u8 res4[4];
  1319. u32 hbdidlcsr; /* Host Base Device ID Lock CSR */
  1320. u32 ctcsr; /* Component Tag CSR */
  1321. };
  1322. /* Extended Features Space: 1x/4x LP-Serial Port registers */
  1323. struct rio_lp_serial_port {
  1324. u32 plmreqcsr; /* Port Link Maintenance Request CSR */
  1325. u32 plmrespcsr; /* Port Link Maintenance Response CS */
  1326. u32 plascsr; /* Port Local Ackid Status CSR */
  1327. u8 res0[12];
  1328. u32 pescsr; /* Port Error and Status CSR */
  1329. u32 pccsr; /* Port Control CSR */
  1330. };
  1331. /* Extended Features Space: 1x/4x LP-Serial registers */
  1332. struct rio_lp_serial {
  1333. u32 pmbh0csr; /* Port Maintenance Block Header 0 CSR */
  1334. u8 res0[28];
  1335. u32 pltoccsr; /* Port Link Time-out CCSR */
  1336. u32 prtoccsr; /* Port Response Time-out CCSR */
  1337. u8 res1[20];
  1338. u32 pgccsr; /* Port General CSR */
  1339. struct rio_lp_serial_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1340. };
  1341. /* Logical error reporting registers */
  1342. struct rio_logical_err {
  1343. u32 erbh; /* Error Reporting Block Header Register */
  1344. u8 res0[4];
  1345. u32 ltledcsr; /* Logical/Transport layer error DCSR */
  1346. u32 ltleecsr; /* Logical/Transport layer error ECSR */
  1347. u8 res1[4];
  1348. u32 ltlaccsr; /* Logical/Transport layer ACCSR */
  1349. u32 ltldidccsr; /* Logical/Transport layer DID CCSR */
  1350. u32 ltlcccsr; /* Logical/Transport layer control CCSR */
  1351. };
  1352. /* Physical error reporting port registers */
  1353. struct rio_phys_err_port {
  1354. u32 edcsr; /* Port error detect CSR */
  1355. u32 erecsr; /* Port error rate enable CSR */
  1356. u32 ecacsr; /* Port error capture attributes CSR */
  1357. u32 pcseccsr0; /* Port packet/control symbol ECCSR 0 */
  1358. u32 peccsr[3]; /* Port error capture CSR */
  1359. u8 res0[12];
  1360. u32 ercsr; /* Port error rate CSR */
  1361. u32 ertcsr; /* Port error rate threshold CSR */
  1362. u8 res1[16];
  1363. };
  1364. /* Physical error reporting registers */
  1365. struct rio_phys_err {
  1366. struct rio_phys_err_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1367. };
  1368. /* Implementation Space: General Port-Common */
  1369. struct rio_impl_common {
  1370. u8 res0[4];
  1371. u32 llcr; /* Logical Layer Configuration Register */
  1372. u8 res1[8];
  1373. u32 epwisr; /* Error / Port-Write Interrupt SR */
  1374. u8 res2[12];
  1375. u32 lretcr; /* Logical Retry Error Threshold CR */
  1376. u8 res3[92];
  1377. u32 pretcr; /* Physical Retry Erorr Threshold CR */
  1378. u8 res4[124];
  1379. };
  1380. /* Implementation Space: Port Specific */
  1381. struct rio_impl_port_spec {
  1382. u32 adidcsr; /* Port Alt. Device ID CSR */
  1383. u8 res0[28];
  1384. u32 ptaacr; /* Port Pass-Through/Accept-All CR */
  1385. u32 lopttlcr;
  1386. u8 res1[8];
  1387. u32 iecsr; /* Port Implementation Error CSR */
  1388. u8 res2[12];
  1389. u32 pcr; /* Port Phsyical Configuration Register */
  1390. u8 res3[20];
  1391. u32 slcsr; /* Port Serial Link CSR */
  1392. u8 res4[4];
  1393. u32 sleicr; /* Port Serial Link Error Injection */
  1394. u32 a0txcr; /* Port Arbitration 0 Tx CR */
  1395. u32 a1txcr; /* Port Arbitration 1 Tx CR */
  1396. u32 a2txcr; /* Port Arbitration 2 Tx CR */
  1397. u32 mreqtxbacr[3]; /* Port Request Tx Buffer ACR */
  1398. u32 mrspfctxbacr; /* Port Response/Flow Control Tx Buffer ACR */
  1399. };
  1400. /* Implementation Space: register */
  1401. struct rio_implement {
  1402. struct rio_impl_common com;
  1403. struct rio_impl_port_spec port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1404. };
  1405. /* Revision Control Register */
  1406. struct rio_rev_ctrl {
  1407. u32 ipbrr[2]; /* IP Block Revision Register */
  1408. };
  1409. struct rio_atmu_row {
  1410. u32 rowtar; /* RapidIO Outbound Window TAR */
  1411. u32 rowtear; /* RapidIO Outbound Window TEAR */
  1412. u32 rowbar;
  1413. u8 res0[4];
  1414. u32 rowar; /* RapidIO Outbound Attributes Register */
  1415. u32 rowsr[3]; /* Port RapidIO outbound window segment register */
  1416. };
  1417. struct rio_atmu_riw {
  1418. u32 riwtar; /* RapidIO Inbound Window Translation AR */
  1419. u8 res0[4];
  1420. u32 riwbar; /* RapidIO Inbound Window Base AR */
  1421. u8 res1[4];
  1422. u32 riwar; /* RapidIO Inbound Attributes Register */
  1423. u8 res2[12];
  1424. };
  1425. /* ATMU window registers */
  1426. struct rio_atmu_win {
  1427. struct rio_atmu_row outbw[CONFIG_SYS_FSL_SRIO_OB_WIN_NUM];
  1428. u8 res0[64];
  1429. struct rio_atmu_riw inbw[CONFIG_SYS_FSL_SRIO_IB_WIN_NUM];
  1430. };
  1431. struct rio_atmu {
  1432. struct rio_atmu_win port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1433. };
  1434. #ifdef CONFIG_SYS_FSL_RMU
  1435. struct rio_msg {
  1436. u32 omr; /* Outbound Mode Register */
  1437. u32 osr; /* Outbound Status Register */
  1438. u32 eodqdpar; /* Extended Outbound DQ DPAR */
  1439. u32 odqdpar; /* Outbound Descriptor Queue DPAR */
  1440. u32 eosar; /* Extended Outbound Unit Source AR */
  1441. u32 osar; /* Outbound Unit Source AR */
  1442. u32 odpr; /* Outbound Destination Port Register */
  1443. u32 odatr; /* Outbound Destination Attributes Register */
  1444. u32 odcr; /* Outbound Doubleword Count Register */
  1445. u32 eodqepar; /* Extended Outbound DQ EPAR */
  1446. u32 odqepar; /* Outbound Descriptor Queue EPAR */
  1447. u32 oretr; /* Outbound Retry Error Threshold Register */
  1448. u32 omgr; /* Outbound Multicast Group Register */
  1449. u32 omlr; /* Outbound Multicast List Register */
  1450. u8 res0[40];
  1451. u32 imr; /* Outbound Mode Register */
  1452. u32 isr; /* Inbound Status Register */
  1453. u32 eidqdpar; /* Extended Inbound Descriptor Queue DPAR */
  1454. u32 idqdpar; /* Inbound Descriptor Queue DPAR */
  1455. u32 eifqepar; /* Extended Inbound Frame Queue EPAR */
  1456. u32 ifqepar; /* Inbound Frame Queue EPAR */
  1457. u32 imirir; /* Inbound Maximum Interrutp RIR */
  1458. u8 res1[4];
  1459. u32 eihqepar; /* Extended inbound message header queue EPAR */
  1460. u32 ihqepar; /* Inbound message header queue EPAR */
  1461. u8 res2[120];
  1462. };
  1463. struct rio_dbell {
  1464. u32 odmr; /* Outbound Doorbell Mode Register */
  1465. u32 odsr; /* Outbound Doorbell Status Register */
  1466. u8 res0[16];
  1467. u32 oddpr; /* Outbound Doorbell Destination Port */
  1468. u32 oddatr; /* Outbound Doorbell Destination AR */
  1469. u8 res1[12];
  1470. u32 oddretr; /* Outbound Doorbell Retry Threshold CR */
  1471. u8 res2[48];
  1472. u32 idmr; /* Inbound Doorbell Mode Register */
  1473. u32 idsr; /* Inbound Doorbell Status Register */
  1474. u32 iedqdpar; /* Extended Inbound Doorbell Queue DPAR */
  1475. u32 iqdpar; /* Inbound Doorbell Queue DPAR */
  1476. u32 iedqepar; /* Extended Inbound Doorbell Queue EPAR */
  1477. u32 idqepar; /* Inbound Doorbell Queue EPAR */
  1478. u32 idmirir; /* Inbound Doorbell Max Interrupt RIR */
  1479. };
  1480. struct rio_pw {
  1481. u32 pwmr; /* Port-Write Mode Register */
  1482. u32 pwsr; /* Port-Write Status Register */
  1483. u32 epwqbar; /* Extended Port-Write Queue BAR */
  1484. u32 pwqbar; /* Port-Write Queue Base Address Register */
  1485. };
  1486. #endif
  1487. #ifdef CONFIG_SYS_FSL_SRIO_LIODN
  1488. struct rio_liodn {
  1489. u32 plbr;
  1490. u8 res0[28];
  1491. u32 plaor;
  1492. u8 res1[12];
  1493. u32 pludr;
  1494. u32 plldr;
  1495. u8 res2[456];
  1496. };
  1497. #endif
  1498. /* RapidIO Registers */
  1499. struct ccsr_rio {
  1500. struct rio_arch arch;
  1501. u8 res0[144];
  1502. struct rio_lp_serial lp_serial;
  1503. u8 res1[1152];
  1504. struct rio_logical_err logical_err;
  1505. u8 res2[32];
  1506. struct rio_phys_err phys_err;
  1507. u8 res3[63808];
  1508. struct rio_implement impl;
  1509. u8 res4[2552];
  1510. struct rio_rev_ctrl rev;
  1511. struct rio_atmu atmu;
  1512. #ifdef CONFIG_SYS_FSL_RMU
  1513. u8 res5[8192];
  1514. struct rio_msg msg[CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM];
  1515. u8 res6[512];
  1516. struct rio_dbell dbell;
  1517. u8 res7[100];
  1518. struct rio_pw pw;
  1519. #endif
  1520. #ifdef CONFIG_SYS_FSL_SRIO_LIODN
  1521. u8 res5[8192];
  1522. struct rio_liodn liodn[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1523. #endif
  1524. };
  1525. #endif
  1526. /* Quick Engine Block Pin Muxing Registers */
  1527. typedef struct par_io {
  1528. u32 cpodr;
  1529. u32 cpdat;
  1530. u32 cpdir1;
  1531. u32 cpdir2;
  1532. u32 cppar1;
  1533. u32 cppar2;
  1534. u8 res[8];
  1535. } par_io_t;
  1536. #ifdef CONFIG_SYS_FSL_CPC
  1537. /*
  1538. * Define a single offset that is the start of all the CPC register
  1539. * blocks - if there is more than one CPC, we expect these to be
  1540. * contiguous 4k regions
  1541. */
  1542. typedef struct cpc_corenet {
  1543. u32 cpccsr0; /* Config/status reg */
  1544. u32 res1;
  1545. u32 cpccfg0; /* Configuration register */
  1546. u32 res2;
  1547. u32 cpcewcr0; /* External Write reg 0 */
  1548. u32 cpcewabr0; /* External write base reg 0 */
  1549. u32 res3[2];
  1550. u32 cpcewcr1; /* External Write reg 1 */
  1551. u32 cpcewabr1; /* External write base reg 1 */
  1552. u32 res4[54];
  1553. u32 cpcsrcr1; /* SRAM control reg 1 */
  1554. u32 cpcsrcr0; /* SRAM control reg 0 */
  1555. u32 res5[62];
  1556. struct {
  1557. u32 id; /* partition ID */
  1558. u32 res;
  1559. u32 alloc; /* partition allocation */
  1560. u32 way; /* partition way */
  1561. } partition_regs[16];
  1562. u32 res6[704];
  1563. u32 cpcerrinjhi; /* Error injection high */
  1564. u32 cpcerrinjlo; /* Error injection lo */
  1565. u32 cpcerrinjctl; /* Error injection control */
  1566. u32 res7[5];
  1567. u32 cpccaptdatahi; /* capture data high */
  1568. u32 cpccaptdatalo; /* capture data low */
  1569. u32 cpcaptecc; /* capture ECC */
  1570. u32 res8[5];
  1571. u32 cpcerrdet; /* error detect */
  1572. u32 cpcerrdis; /* error disable */
  1573. u32 cpcerrinten; /* errir interrupt enable */
  1574. u32 cpcerrattr; /* error attribute */
  1575. u32 cpcerreaddr; /* error extended address */
  1576. u32 cpcerraddr; /* error address */
  1577. u32 cpcerrctl; /* error control */
  1578. u32 res9[41]; /* pad out to 4k */
  1579. u32 cpchdbcr0; /* hardware debug control register 0 */
  1580. u32 res10[63]; /* pad out to 4k */
  1581. } cpc_corenet_t;
  1582. #define CPC_CSR0_CE 0x80000000 /* Cache Enable */
  1583. #define CPC_CSR0_PE 0x40000000 /* Enable ECC */
  1584. #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */
  1585. #define CPC_CSR0_WT 0x00080000 /* Write-through mode */
  1586. #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */
  1587. #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */
  1588. #define CPC_CFG0_SZ_MASK 0x00003fff
  1589. #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6)
  1590. #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1)
  1591. #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32)
  1592. #define CPC_SRCR1_SRBARU_MASK 0x0000ffff
  1593. #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \
  1594. & CPC_SRCR1_SRBARU_MASK)
  1595. #define CPC_SRCR0_SRBARL_MASK 0xffff8000
  1596. #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK)
  1597. #define CPC_SRCR0_INTLVEN 0x00000100
  1598. #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000
  1599. #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002
  1600. #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004
  1601. #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006
  1602. #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008
  1603. #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a
  1604. #define CPC_SRCR0_SRAMEN 0x00000001
  1605. #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */
  1606. #define CPC_HDBCR0_CDQ_SPEC_DIS 0x08000000
  1607. #define CPC_HDBCR0_TAG_ECC_SCRUB_DIS 0x01000000
  1608. #define CPC_HDBCR0_DATA_ECC_SCRUB_DIS 0x00400000
  1609. #endif /* CONFIG_SYS_FSL_CPC */
  1610. /* Global Utilities Block */
  1611. #ifdef CONFIG_FSL_CORENET
  1612. typedef struct ccsr_gur {
  1613. u32 porsr1; /* POR status 1 */
  1614. u32 porsr2; /* POR status 2 */
  1615. u8 res_008[0x20-0x8];
  1616. u32 gpporcr1; /* General-purpose POR configuration */
  1617. u32 gpporcr2; /* General-purpose POR configuration 2 */
  1618. u32 dcfg_fusesr; /* Fuse status register */
  1619. #define FSL_CORENET_DCFG_FUSESR_VID_SHIFT 25
  1620. #define FSL_CORENET_DCFG_FUSESR_VID_MASK 0x1F
  1621. #define FSL_CORENET_DCFG_FUSESR_ALTVID_SHIFT 20
  1622. #define FSL_CORENET_DCFG_FUSESR_ALTVID_MASK 0x1F
  1623. u8 res_02c[0x70-0x2c];
  1624. u32 devdisr; /* Device disable control */
  1625. u32 devdisr2; /* Device disable control 2 */
  1626. u32 devdisr3; /* Device disable control 3 */
  1627. u32 devdisr4; /* Device disable control 4 */
  1628. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  1629. u32 devdisr5; /* Device disable control 5 */
  1630. #define FSL_CORENET_DEVDISR_PBL 0x80000000
  1631. #define FSL_CORENET_DEVDISR_PMAN 0x40000000
  1632. #define FSL_CORENET_DEVDISR_ESDHC 0x20000000
  1633. #define FSL_CORENET_DEVDISR_DMA1 0x00800000
  1634. #define FSL_CORENET_DEVDISR_DMA2 0x00400000
  1635. #define FSL_CORENET_DEVDISR_USB1 0x00080000
  1636. #define FSL_CORENET_DEVDISR_USB2 0x00040000
  1637. #define FSL_CORENET_DEVDISR_SATA1 0x00008000
  1638. #define FSL_CORENET_DEVDISR_SATA2 0x00004000
  1639. #define FSL_CORENET_DEVDISR_PME 0x00000800
  1640. #define FSL_CORENET_DEVDISR_SEC 0x00000200
  1641. #define FSL_CORENET_DEVDISR_RMU 0x00000080
  1642. #define FSL_CORENET_DEVDISR_DCE 0x00000040
  1643. #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x80000000
  1644. #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x40000000
  1645. #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x20000000
  1646. #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x10000000
  1647. #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x08000000
  1648. #define FSL_CORENET_DEVDISR2_DTSEC1_6 0x04000000
  1649. #define FSL_CORENET_DEVDISR2_DTSEC1_9 0x00800000
  1650. #define FSL_CORENET_DEVDISR2_DTSEC1_10 0x00400000
  1651. #define FSL_CORENET_DEVDISR2_10GEC1_1 0x00800000
  1652. #define FSL_CORENET_DEVDISR2_10GEC1_2 0x00400000
  1653. #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00080000
  1654. #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00040000
  1655. #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00020000
  1656. #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00010000
  1657. #define FSL_CORENET_DEVDISR2_DTSEC2_5 0x00008000
  1658. #define FSL_CORENET_DEVDISR2_DTSEC2_6 0x00004000
  1659. #define FSL_CORENET_DEVDISR2_DTSEC2_9 0x00000800
  1660. #define FSL_CORENET_DEVDISR2_DTSEC2_10 0x00000400
  1661. #define FSL_CORENET_DEVDISR2_10GEC2_1 0x00000800
  1662. #define FSL_CORENET_DEVDISR2_10GEC2_2 0x00000400
  1663. #define FSL_CORENET_DEVDISR2_FM1 0x00000080
  1664. #define FSL_CORENET_DEVDISR2_FM2 0x00000040
  1665. #define FSL_CORENET_DEVDISR2_CPRI 0x00000008
  1666. #define FSL_CORENET_DEVDISR3_PCIE1 0x80000000
  1667. #define FSL_CORENET_DEVDISR3_PCIE2 0x40000000
  1668. #define FSL_CORENET_DEVDISR3_PCIE3 0x20000000
  1669. #define FSL_CORENET_DEVDISR3_PCIE4 0x10000000
  1670. #define FSL_CORENET_DEVDISR3_SRIO1 0x08000000
  1671. #define FSL_CORENET_DEVDISR3_SRIO2 0x04000000
  1672. #define FSL_CORENET_DEVDISR3_QMAN 0x00080000
  1673. #define FSL_CORENET_DEVDISR3_BMAN 0x00040000
  1674. #define FSL_CORENET_DEVDISR3_LA1 0x00008000
  1675. #define FSL_CORENET_DEVDISR3_MAPLE1 0x00000800
  1676. #define FSL_CORENET_DEVDISR3_MAPLE2 0x00000400
  1677. #define FSL_CORENET_DEVDISR3_MAPLE3 0x00000200
  1678. #define FSL_CORENET_DEVDISR4_I2C1 0x80000000
  1679. #define FSL_CORENET_DEVDISR4_I2C2 0x40000000
  1680. #define FSL_CORENET_DEVDISR4_DUART1 0x20000000
  1681. #define FSL_CORENET_DEVDISR4_DUART2 0x10000000
  1682. #define FSL_CORENET_DEVDISR4_ESPI 0x08000000
  1683. #define FSL_CORENET_DEVDISR5_DDR1 0x80000000
  1684. #define FSL_CORENET_DEVDISR5_DDR2 0x40000000
  1685. #define FSL_CORENET_DEVDISR5_DDR3 0x20000000
  1686. #define FSL_CORENET_DEVDISR5_CPC1 0x08000000
  1687. #define FSL_CORENET_DEVDISR5_CPC2 0x04000000
  1688. #define FSL_CORENET_DEVDISR5_CPC3 0x02000000
  1689. #define FSL_CORENET_DEVDISR5_IFC 0x00800000
  1690. #define FSL_CORENET_DEVDISR5_GPIO 0x00400000
  1691. #define FSL_CORENET_DEVDISR5_DBG 0x00200000
  1692. #define FSL_CORENET_DEVDISR5_NAL 0x00100000
  1693. #define FSL_CORENET_DEVDISR5_TIMERS 0x00020000
  1694. #define FSL_CORENET_NUM_DEVDISR 5
  1695. #else
  1696. #define FSL_CORENET_DEVDISR_PCIE1 0x80000000
  1697. #define FSL_CORENET_DEVDISR_PCIE2 0x40000000
  1698. #define FSL_CORENET_DEVDISR_PCIE3 0x20000000
  1699. #define FSL_CORENET_DEVDISR_PCIE4 0x10000000
  1700. #define FSL_CORENET_DEVDISR_RMU 0x08000000
  1701. #define FSL_CORENET_DEVDISR_SRIO1 0x04000000
  1702. #define FSL_CORENET_DEVDISR_SRIO2 0x02000000
  1703. #define FSL_CORENET_DEVDISR_DMA1 0x00400000
  1704. #define FSL_CORENET_DEVDISR_DMA2 0x00200000
  1705. #define FSL_CORENET_DEVDISR_DDR1 0x00100000
  1706. #define FSL_CORENET_DEVDISR_DDR2 0x00080000
  1707. #define FSL_CORENET_DEVDISR_DBG 0x00010000
  1708. #define FSL_CORENET_DEVDISR_NAL 0x00008000
  1709. #define FSL_CORENET_DEVDISR_SATA1 0x00004000
  1710. #define FSL_CORENET_DEVDISR_SATA2 0x00002000
  1711. #define FSL_CORENET_DEVDISR_ELBC 0x00001000
  1712. #define FSL_CORENET_DEVDISR_USB1 0x00000800
  1713. #define FSL_CORENET_DEVDISR_USB2 0x00000400
  1714. #define FSL_CORENET_DEVDISR_ESDHC 0x00000100
  1715. #define FSL_CORENET_DEVDISR_GPIO 0x00000080
  1716. #define FSL_CORENET_DEVDISR_ESPI 0x00000040
  1717. #define FSL_CORENET_DEVDISR_I2C1 0x00000020
  1718. #define FSL_CORENET_DEVDISR_I2C2 0x00000010
  1719. #define FSL_CORENET_DEVDISR_DUART1 0x00000002
  1720. #define FSL_CORENET_DEVDISR_DUART2 0x00000001
  1721. #define FSL_CORENET_DEVDISR2_PME 0x80000000
  1722. #define FSL_CORENET_DEVDISR2_SEC 0x40000000
  1723. #define FSL_CORENET_DEVDISR2_QMBM 0x08000000
  1724. #define FSL_CORENET_DEVDISR2_FM1 0x02000000
  1725. #define FSL_CORENET_DEVDISR2_10GEC1 0x01000000
  1726. #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x00800000
  1727. #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x00400000
  1728. #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x00200000
  1729. #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x00100000
  1730. #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x00080000
  1731. #define FSL_CORENET_DEVDISR2_FM2 0x00020000
  1732. #define FSL_CORENET_DEVDISR2_10GEC2 0x00010000
  1733. #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00008000
  1734. #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00004000
  1735. #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00002000
  1736. #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00001000
  1737. #define FSL_CORENET_DEVDISR2_DTSEC2_5 0x00000800
  1738. #define FSL_CORENET_NUM_DEVDISR 2
  1739. u32 powmgtcsr; /* Power management status & control */
  1740. #endif
  1741. u8 res8[12];
  1742. u32 coredisru; /* uppper portion for support of 64 cores */
  1743. u32 coredisrl; /* lower portion for support of 64 cores */
  1744. u8 res9[8];
  1745. u32 pvr; /* Processor version */
  1746. u32 svr; /* System version */
  1747. u8 res10[8];
  1748. u32 rstcr; /* Reset control */
  1749. u32 rstrqpblsr; /* Reset request preboot loader status */
  1750. u8 res11[8];
  1751. u32 rstrqmr1; /* Reset request mask */
  1752. u8 res12[4];
  1753. u32 rstrqsr1; /* Reset request status */
  1754. u8 res13[4];
  1755. u8 res14[4];
  1756. u32 rstrqwdtmrl; /* Reset request WDT mask */
  1757. u8 res15[4];
  1758. u32 rstrqwdtsrl; /* Reset request WDT status */
  1759. u8 res16[4];
  1760. u32 brrl; /* Boot release */
  1761. u8 res17[24];
  1762. u32 rcwsr[16]; /* Reset control word status */
  1763. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  1764. #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT 16
  1765. #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK 0x3f
  1766. #if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  1767. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xfc000000
  1768. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 26
  1769. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00fe0000
  1770. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 17
  1771. #define FSL_CORENET2_RCWSR4_SRDS3_PRTCL 0x0000f800
  1772. #define FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT 11
  1773. #define FSL_CORENET2_RCWSR4_SRDS4_PRTCL 0x000000f8
  1774. #define FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT 3
  1775. #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000
  1776. #elif defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420)
  1777. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xfe000000
  1778. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 25
  1779. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00ff0000
  1780. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 16
  1781. #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000
  1782. #elif defined(CONFIG_PPC_T1040)
  1783. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xff000000
  1784. #define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT 24
  1785. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00fe0000
  1786. #define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT 17
  1787. #endif
  1788. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL1 0x00800000
  1789. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL2 0x00400000
  1790. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL1 0x00200000
  1791. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL2 0x00100000
  1792. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL1 0x00080000
  1793. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL2 0x00040000
  1794. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL1 0x00020000
  1795. #define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL2 0x00010000
  1796. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  1797. #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT 17
  1798. #define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK 0x1f
  1799. #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000
  1800. #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00000080
  1801. #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 7
  1802. #define FSL_CORENET_RCWSR5_SRDS_EN 0x00002000
  1803. #define FSL_CORENET_RCWSR5_SRDS2_EN 0x00001000
  1804. #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000
  1805. #define FSL_CORENET_RCWSRn_SRDS_LPD_B2 0x3c000000 /* bits 162..165 */
  1806. #define FSL_CORENET_RCWSRn_SRDS_LPD_B3 0x003c0000 /* bits 170..173 */
  1807. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  1808. #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000
  1809. #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000
  1810. #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000
  1811. #define FSL_CORENET_RCWSR11_EC1 0x00c00000 /* bits 360..361 */
  1812. #ifdef CONFIG_PPC_P4080
  1813. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1 0x00000000
  1814. #define FSL_CORENET_RCWSR11_EC1_FM1_USB1 0x00800000
  1815. #define FSL_CORENET_RCWSR11_EC2 0x001c0000 /* bits 363..365 */
  1816. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1 0x00000000
  1817. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2 0x00080000
  1818. #define FSL_CORENET_RCWSR11_EC2_USB2 0x00100000
  1819. #endif
  1820. #if defined(CONFIG_PPC_P2041) \
  1821. || defined(CONFIG_PPC_P3041) || defined(CONFIG_PPC_P5020)
  1822. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII 0x00000000
  1823. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII 0x00800000
  1824. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_NONE 0x00c00000
  1825. #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */
  1826. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII 0x00000000
  1827. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII 0x00100000
  1828. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_NONE 0x00180000
  1829. #endif
  1830. #if defined(CONFIG_PPC_P5040)
  1831. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_RGMII 0x00000000
  1832. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_MII 0x00800000
  1833. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_NONE 0x00c00000
  1834. #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */
  1835. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_RGMII 0x00000000
  1836. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_MII 0x00100000
  1837. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_NONE 0x00180000
  1838. #endif
  1839. #if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  1840. #define FSL_CORENET_RCWSR13_EC1 0x60000000 /* bits 417..418 */
  1841. #define FSL_CORENET_RCWSR13_EC1_FM2_DTSEC5_RGMII 0x00000000
  1842. #define FSL_CORENET_RCWSR13_EC1_FM2_GPIO 0x40000000
  1843. #define FSL_CORENET_RCWSR13_EC2 0x18000000 /* bits 419..420 */
  1844. #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII 0x00000000
  1845. #define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC6_RGMII 0x08000000
  1846. #define FSL_CORENET_RCWSR13_EC2_FM1_GPIO 0x10000000
  1847. #endif
  1848. u8 res18[192];
  1849. u32 scratchrw[4]; /* Scratch Read/Write */
  1850. u8 res19[240];
  1851. u32 scratchw1r[4]; /* Scratch Read (Write once) */
  1852. u8 res20[240];
  1853. u32 scrtsr[8]; /* Core reset status */
  1854. u8 res21[224];
  1855. u32 pex1liodnr; /* PCI Express 1 LIODN */
  1856. u32 pex2liodnr; /* PCI Express 2 LIODN */
  1857. u32 pex3liodnr; /* PCI Express 3 LIODN */
  1858. u32 pex4liodnr; /* PCI Express 4 LIODN */
  1859. u32 rio1liodnr; /* RIO 1 LIODN */
  1860. u32 rio2liodnr; /* RIO 2 LIODN */
  1861. u32 rio3liodnr; /* RIO 3 LIODN */
  1862. u32 rio4liodnr; /* RIO 4 LIODN */
  1863. u32 usb1liodnr; /* USB 1 LIODN */
  1864. u32 usb2liodnr; /* USB 2 LIODN */
  1865. u32 usb3liodnr; /* USB 3 LIODN */
  1866. u32 usb4liodnr; /* USB 4 LIODN */
  1867. u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */
  1868. u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */
  1869. u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */
  1870. u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */
  1871. u32 rio1maintliodnr;/* RIO 1 Maintenance LIODN */
  1872. u32 rio2maintliodnr;/* RIO 2 Maintenance LIODN */
  1873. u32 rio3maintliodnr;/* RIO 3 Maintenance LIODN */
  1874. u32 rio4maintliodnr;/* RIO 4 Maintenance LIODN */
  1875. u32 sata1liodnr; /* SATA 1 LIODN */
  1876. u32 sata2liodnr; /* SATA 2 LIODN */
  1877. u32 sata3liodnr; /* SATA 3 LIODN */
  1878. u32 sata4liodnr; /* SATA 4 LIODN */
  1879. u8 res22[32];
  1880. u32 dma1liodnr; /* DMA 1 LIODN */
  1881. u32 dma2liodnr; /* DMA 2 LIODN */
  1882. u32 dma3liodnr; /* DMA 3 LIODN */
  1883. u32 dma4liodnr; /* DMA 4 LIODN */
  1884. u8 res23[48];
  1885. u8 res24[64];
  1886. u32 pblsr; /* Preboot loader status */
  1887. u32 pamubypenr; /* PAMU bypass enable */
  1888. u32 dmacr1; /* DMA control */
  1889. u8 res25[4];
  1890. u32 gensr1; /* General status */
  1891. u8 res26[12];
  1892. u32 gencr1; /* General control */
  1893. u8 res27[12];
  1894. u8 res28[4];
  1895. u32 cgensrl; /* Core general status */
  1896. u8 res29[8];
  1897. u8 res30[4];
  1898. u32 cgencrl; /* Core general control */
  1899. u8 res31[184];
  1900. u32 sriopstecr; /* SRIO prescaler timer enable control */
  1901. u32 dcsrcr; /* DCSR Control register */
  1902. u8 res31a[56];
  1903. u32 tp_ityp[64]; /* Topology Initiator Type Register */
  1904. struct {
  1905. u32 upper;
  1906. u32 lower;
  1907. } tp_cluster[16]; /* Core Cluster n Topology Register */
  1908. u8 res32[1344];
  1909. u32 pmuxcr; /* Pin multiplexing control */
  1910. u8 res33[60];
  1911. u32 iovselsr; /* I/O voltage selection status */
  1912. u8 res34[28];
  1913. u32 ddrclkdr; /* DDR clock disable */
  1914. u8 res35;
  1915. u32 elbcclkdr; /* eLBC clock disable */
  1916. u8 res36[20];
  1917. u32 sdhcpcr; /* eSDHC polarity configuration */
  1918. u8 res37[380];
  1919. } ccsr_gur_t;
  1920. #define TP_ITYP_AV 0x00000001 /* Initiator available */
  1921. #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
  1922. #define TP_ITYP_TYPE_OTHER 0x0
  1923. #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
  1924. #define TP_ITYP_TYPE_SC 0x2 /* StarCore DSP */
  1925. #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
  1926. #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
  1927. #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
  1928. #define TP_CLUSTER_EOC 0x80000000 /* end of clusters */
  1929. #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
  1930. #define TP_INIT_PER_CLUSTER 4
  1931. #define FSL_CORENET_DCSR_SZ_MASK 0x00000003
  1932. #define FSL_CORENET_DCSR_SZ_4M 0x0
  1933. #define FSL_CORENET_DCSR_SZ_1G 0x3
  1934. /*
  1935. * On p4080 we have an LIODN for msg unit (rmu) but not maintenance
  1936. * everything after has RMan thus msg unit LIODN is used for maintenance
  1937. */
  1938. #define rmuliodnr rio1maintliodnr
  1939. typedef struct ccsr_clk {
  1940. struct {
  1941. u32 clkcncsr; /* core cluster n clock control status */
  1942. u8 res_004[0x0c];
  1943. u32 clkcgnhwacsr;/* clock generator n hardware accelerator */
  1944. u8 res_014[0x0c];
  1945. } clkcsr[8];
  1946. u8 res_100[0x700]; /* 0x100 */
  1947. u32 pllc1gsr; /* 0x800 Cluster PLL 1 General Status */
  1948. u8 res10[0x1c];
  1949. u32 pllc2gsr; /* 0x820 Cluster PLL 2 General Status */
  1950. u8 res11[0x1c];
  1951. u32 pllc3gsr; /* 0x840 Cluster PLL 3 General Status */
  1952. u8 res12[0x1c];
  1953. u32 pllc4gsr; /* 0x860 Cluster PLL 4 General Status */
  1954. u8 res13[0x1c];
  1955. u32 pllc5gsr; /* 0x880 Cluster PLL 5 General Status */
  1956. u8 res14[0x1c];
  1957. u32 pllc6gsr; /* 0x8a0 Cluster PLL 6 General Status */
  1958. u8 res15[0x35c];
  1959. u32 pllpgsr; /* 0xc00 Platform PLL General Status */
  1960. u8 res16[0x1c];
  1961. u32 plldgsr; /* 0xc20 DDR PLL General Status */
  1962. u8 res17[0x3dc];
  1963. } ccsr_clk_t;
  1964. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  1965. typedef struct ccsr_rcpm {
  1966. u8 res_00[12];
  1967. u32 tph10sr0; /* Thread PH10 Status Register */
  1968. u8 res_10[12];
  1969. u32 tph10setr0; /* Thread PH10 Set Control Register */
  1970. u8 res_20[12];
  1971. u32 tph10clrr0; /* Thread PH10 Clear Control Register */
  1972. u8 res_30[12];
  1973. u32 tph10psr0; /* Thread PH10 Previous Status Register */
  1974. u8 res_40[12];
  1975. u32 twaitsr0; /* Thread Wait Status Register */
  1976. u8 res_50[96];
  1977. u32 pcph15sr; /* Physical Core PH15 Status Register */
  1978. u32 pcph15setr; /* Physical Core PH15 Set Control Register */
  1979. u32 pcph15clrr; /* Physical Core PH15 Clear Control Register */
  1980. u32 pcph15psr; /* Physical Core PH15 Prev Status Register */
  1981. u8 res_c0[16];
  1982. u32 pcph20sr; /* Physical Core PH20 Status Register */
  1983. u32 pcph20setr; /* Physical Core PH20 Set Control Register */
  1984. u32 pcph20clrr; /* Physical Core PH20 Clear Control Register */
  1985. u32 pcph20psr; /* Physical Core PH20 Prev Status Register */
  1986. u32 pcpw20sr; /* Physical Core PW20 Status Register */
  1987. u8 res_e0[12];
  1988. u32 pcph30sr; /* Physical Core PH30 Status Register */
  1989. u32 pcph30setr; /* Physical Core PH30 Set Control Register */
  1990. u32 pcph30clrr; /* Physical Core PH30 Clear Control Register */
  1991. u32 pcph30psr; /* Physical Core PH30 Prev Status Register */
  1992. u8 res_100[32];
  1993. u32 ippwrgatecr; /* IP Power Gating Control Register */
  1994. u8 res_124[12];
  1995. u32 powmgtcsr; /* Power Management Control & Status Reg */
  1996. u8 res_134[12];
  1997. u32 ippdexpcr[4]; /* IP Powerdown Exception Control Reg */
  1998. u8 res_150[12];
  1999. u32 tpmimr0; /* Thread PM Interrupt Mask Reg */
  2000. u8 res_160[12];
  2001. u32 tpmcimr0; /* Thread PM Crit Interrupt Mask Reg */
  2002. u8 res_170[12];
  2003. u32 tpmmcmr0; /* Thread PM Machine Check Interrupt Mask Reg */
  2004. u8 res_180[12];
  2005. u32 tpmnmimr0; /* Thread PM NMI Mask Reg */
  2006. u8 res_190[12];
  2007. u32 tmcpmaskcr0; /* Thread Machine Check Mask Control Reg */
  2008. u32 pctbenr; /* Physical Core Time Base Enable Reg */
  2009. u32 pctbclkselr; /* Physical Core Time Base Clock Select */
  2010. u32 tbclkdivr; /* Time Base Clock Divider Register */
  2011. u8 res_1ac[4];
  2012. u32 ttbhltcr[4]; /* Thread Time Base Halt Control Register */
  2013. u32 clpcl10sr; /* Cluster PCL10 Status Register */
  2014. u32 clpcl10setr; /* Cluster PCL30 Set Control Register */
  2015. u32 clpcl10clrr; /* Cluster PCL30 Clear Control Register */
  2016. u32 clpcl10psr; /* Cluster PCL30 Prev Status Register */
  2017. u32 cddslpsetr; /* Core Domain Deep Sleep Set Register */
  2018. u32 cddslpclrr; /* Core Domain Deep Sleep Clear Register */
  2019. u32 cdpwroksetr; /* Core Domain Power OK Set Register */
  2020. u32 cdpwrokclrr; /* Core Domain Power OK Clear Register */
  2021. u32 cdpwrensr; /* Core Domain Power Enable Status Register */
  2022. u32 cddslsr; /* Core Domain Deep Sleep Status Register */
  2023. u8 res_1e8[8];
  2024. u32 dslpcntcr[8]; /* Deep Sleep Counter Cfg Register */
  2025. u8 res_300[3568];
  2026. } ccsr_rcpm_t;
  2027. #define ctbenrl pctbenr
  2028. #else
  2029. typedef struct ccsr_rcpm {
  2030. u8 res1[4];
  2031. u32 cdozsrl; /* Core Doze Status */
  2032. u8 res2[4];
  2033. u32 cdozcrl; /* Core Doze Control */
  2034. u8 res3[4];
  2035. u32 cnapsrl; /* Core Nap Status */
  2036. u8 res4[4];
  2037. u32 cnapcrl; /* Core Nap Control */
  2038. u8 res5[4];
  2039. u32 cdozpsrl; /* Core Doze Previous Status */
  2040. u8 res6[4];
  2041. u32 cdozpcrl; /* Core Doze Previous Control */
  2042. u8 res7[4];
  2043. u32 cwaitsrl; /* Core Wait Status */
  2044. u8 res8[8];
  2045. u32 powmgtcsr; /* Power Mangement Control & Status */
  2046. u8 res9[12];
  2047. u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */
  2048. u8 res10[12];
  2049. u8 res11[4];
  2050. u32 cpmimrl; /* Core PM IRQ Masking */
  2051. u8 res12[4];
  2052. u32 cpmcimrl; /* Core PM Critical IRQ Masking */
  2053. u8 res13[4];
  2054. u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */
  2055. u8 res14[4];
  2056. u32 cpmnmimrl; /* Core PM NMI Masking */
  2057. u8 res15[4];
  2058. u32 ctbenrl; /* Core Time Base Enable */
  2059. u8 res16[4];
  2060. u32 ctbclkselrl; /* Core Time Base Clock Select */
  2061. u8 res17[4];
  2062. u32 ctbhltcrl; /* Core Time Base Halt Control */
  2063. u8 res18[0xf68];
  2064. } ccsr_rcpm_t;
  2065. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  2066. #else
  2067. typedef struct ccsr_gur {
  2068. u32 porpllsr; /* POR PLL ratio status */
  2069. #ifdef CONFIG_MPC8536
  2070. #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000
  2071. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25
  2072. #elif defined(CONFIG_PPC_C29X)
  2073. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003f00
  2074. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT (9 - ((gur->pordevsr2 \
  2075. & MPC85xx_PORDEVSR2_DDR_SPD_0) \
  2076. >> MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT))
  2077. #else
  2078. #if defined(CONFIG_BSC9131) || defined(CONFIG_BSC9132)
  2079. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003f00
  2080. #else
  2081. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00
  2082. #endif
  2083. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9
  2084. #endif
  2085. #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000
  2086. #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25
  2087. #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e
  2088. #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1
  2089. u32 porbmsr; /* POR boot mode status */
  2090. #define MPC85xx_PORBMSR_HA 0x00070000
  2091. #define MPC85xx_PORBMSR_HA_SHIFT 16
  2092. #define MPC85xx_PORBMSR_ROMLOC_SHIFT 24
  2093. #define PORBMSR_ROMLOC_SPI 0x6
  2094. #define PORBMSR_ROMLOC_SDHC 0x7
  2095. #define PORBMSR_ROMLOC_NAND_2K 0x9
  2096. #define PORBMSR_ROMLOC_NOR 0xf
  2097. u32 porimpscr; /* POR I/O impedance status & control */
  2098. u32 pordevsr; /* POR I/O device status regsiter */
  2099. #if defined(CONFIG_P1017) || defined(CONFIG_P1023)
  2100. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x10000000
  2101. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x08000000
  2102. #define MPC85xx_PORDEVSR_TSEC1_PRTC 0x02000000
  2103. #else
  2104. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000
  2105. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000
  2106. #endif
  2107. #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000
  2108. #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000
  2109. #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000
  2110. #define MPC85xx_PORDEVSR_PCI1 0x00800000
  2111. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  2112. #define MPC85xx_PORDEVSR_IO_SEL 0x007c0000
  2113. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 18
  2114. #elif defined(CONFIG_P1017) || defined(CONFIG_P1023)
  2115. #define MPC85xx_PORDEVSR_IO_SEL 0x00600000
  2116. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21
  2117. #else
  2118. #if defined(CONFIG_P1010)
  2119. #define MPC85xx_PORDEVSR_IO_SEL 0x00600000
  2120. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21
  2121. #elif defined(CONFIG_BSC9132)
  2122. #define MPC85xx_PORDEVSR_IO_SEL 0x00FE0000
  2123. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 17
  2124. #elif defined(CONFIG_PPC_C29X)
  2125. #define MPC85xx_PORDEVSR_IO_SEL 0x00e00000
  2126. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21
  2127. #else
  2128. #define MPC85xx_PORDEVSR_IO_SEL 0x00780000
  2129. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19
  2130. #endif /* if defined(CONFIG_P1010) */
  2131. #endif
  2132. #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000
  2133. #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000
  2134. #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000
  2135. #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000
  2136. #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000
  2137. #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060
  2138. #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008
  2139. #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007
  2140. u32 pordbgmsr; /* POR debug mode status */
  2141. u32 pordevsr2; /* POR I/O device status 2 */
  2142. #if defined(CONFIG_PPC_C29X)
  2143. #define MPC85xx_PORDEVSR2_DDR_SPD_0 0x00000008
  2144. #define MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT 3
  2145. #endif
  2146. /* The 8544 RM says this is bit 26, but it's really bit 24 */
  2147. #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080
  2148. u8 res1[8];
  2149. u32 gpporcr; /* General-purpose POR configuration */
  2150. u8 res2[12];
  2151. #if defined(CONFIG_MPC8536)
  2152. u32 gencfgr; /* General Configuration Register */
  2153. #define MPC85xx_GENCFGR_SDHC_WP_INV 0x20000000
  2154. #else
  2155. u32 gpiocr; /* GPIO control */
  2156. #endif
  2157. u8 res3[12];
  2158. #if defined(CONFIG_MPC8569)
  2159. u32 plppar1; /* Platform port pin assignment 1 */
  2160. u32 plppar2; /* Platform port pin assignment 2 */
  2161. u32 plpdir1; /* Platform port pin direction 1 */
  2162. u32 plpdir2; /* Platform port pin direction 2 */
  2163. #else
  2164. u32 gpoutdr; /* General-purpose output data */
  2165. u8 res4[12];
  2166. #endif
  2167. u32 gpindr; /* General-purpose input data */
  2168. u8 res5[12];
  2169. u32 pmuxcr; /* Alt. function signal multiplex control */
  2170. #if defined(CONFIG_P1010) || defined(CONFIG_P1014)
  2171. #define MPC85xx_PMUXCR_TSEC1_0_1588 0x40000000
  2172. #define MPC85xx_PMUXCR_TSEC1_0_RES 0xC0000000
  2173. #define MPC85xx_PMUXCR_TSEC1_1_1588_TRIG 0x10000000
  2174. #define MPC85xx_PMUXCR_TSEC1_1_GPIO_12 0x20000000
  2175. #define MPC85xx_PMUXCR_TSEC1_1_RES 0x30000000
  2176. #define MPC85xx_PMUXCR_TSEC1_2_DMA 0x04000000
  2177. #define MPC85xx_PMUXCR_TSEC1_2_GPIO 0x08000000
  2178. #define MPC85xx_PMUXCR_TSEC1_2_RES 0x0C000000
  2179. #define MPC85xx_PMUXCR_TSEC1_3_RES 0x01000000
  2180. #define MPC85xx_PMUXCR_TSEC1_3_GPIO_15 0x02000000
  2181. #define MPC85xx_PMUXCR_IFC_ADDR16_SDHC 0x00400000
  2182. #define MPC85xx_PMUXCR_IFC_ADDR16_USB 0x00800000
  2183. #define MPC85xx_PMUXCR_IFC_ADDR16_IFC_CS2 0x00C00000
  2184. #define MPC85xx_PMUXCR_IFC_ADDR17_18_SDHC 0x00100000
  2185. #define MPC85xx_PMUXCR_IFC_ADDR17_18_USB 0x00200000
  2186. #define MPC85xx_PMUXCR_IFC_ADDR17_18_DMA 0x00300000
  2187. #define MPC85xx_PMUXCR_IFC_ADDR19_SDHC_DATA 0x00040000
  2188. #define MPC85xx_PMUXCR_IFC_ADDR19_USB 0x00080000
  2189. #define MPC85xx_PMUXCR_IFC_ADDR19_DMA 0x000C0000
  2190. #define MPC85xx_PMUXCR_IFC_ADDR20_21_SDHC_DATA 0x00010000
  2191. #define MPC85xx_PMUXCR_IFC_ADDR20_21_USB 0x00020000
  2192. #define MPC85xx_PMUXCR_IFC_ADDR20_21_RES 0x00030000
  2193. #define MPC85xx_PMUXCR_IFC_ADDR22_SDHC 0x00004000
  2194. #define MPC85xx_PMUXCR_IFC_ADDR22_USB 0x00008000
  2195. #define MPC85xx_PMUXCR_IFC_ADDR22_RES 0x0000C000
  2196. #define MPC85xx_PMUXCR_IFC_ADDR23_SDHC 0x00001000
  2197. #define MPC85xx_PMUXCR_IFC_ADDR23_USB 0x00002000
  2198. #define MPC85xx_PMUXCR_IFC_ADDR23_RES 0x00003000
  2199. #define MPC85xx_PMUXCR_IFC_ADDR24_SDHC 0x00000400
  2200. #define MPC85xx_PMUXCR_IFC_ADDR24_USB 0x00000800
  2201. #define MPC85xx_PMUXCR_IFC_ADDR24_RES 0x00000C00
  2202. #define MPC85xx_PMUXCR_IFC_PAR_PERR_RES 0x00000300
  2203. #define MPC85xx_PMUXCR_IFC_PAR_PERR_USB 0x00000200
  2204. #define MPC85xx_PMUXCR_LCLK_RES 0x00000040
  2205. #define MPC85xx_PMUXCR_LCLK_USB 0x00000080
  2206. #define MPC85xx_PMUXCR_LCLK_IFC_CS3 0x000000C0
  2207. #define MPC85xx_PMUXCR_SPI_RES 0x00000030
  2208. #define MPC85xx_PMUXCR_SPI_GPIO 0x00000020
  2209. #define MPC85xx_PMUXCR_CAN1_UART 0x00000004
  2210. #define MPC85xx_PMUXCR_CAN1_TDM 0x00000008
  2211. #define MPC85xx_PMUXCR_CAN1_RES 0x0000000C
  2212. #define MPC85xx_PMUXCR_CAN2_UART 0x00000001
  2213. #define MPC85xx_PMUXCR_CAN2_TDM 0x00000002
  2214. #define MPC85xx_PMUXCR_CAN2_RES 0x00000003
  2215. #endif
  2216. #if defined(CONFIG_P1017) || defined(CONFIG_P1023)
  2217. #define MPC85xx_PMUXCR_TSEC1_1 0x10000000
  2218. #else
  2219. #define MPC85xx_PMUXCR_SD_DATA 0x80000000
  2220. #define MPC85xx_PMUXCR_SDHC_CD 0x40000000
  2221. #define MPC85xx_PMUXCR_SDHC_WP 0x20000000
  2222. #define MPC85xx_PMUXCR_ELBC_OFF_USB2_ON 0x01000000
  2223. #define MPC85xx_PMUXCR_TDM_ENA 0x00800000
  2224. #define MPC85xx_PMUXCR_QE0 0x00008000
  2225. #define MPC85xx_PMUXCR_QE1 0x00004000
  2226. #define MPC85xx_PMUXCR_QE2 0x00002000
  2227. #define MPC85xx_PMUXCR_QE3 0x00001000
  2228. #define MPC85xx_PMUXCR_QE4 0x00000800
  2229. #define MPC85xx_PMUXCR_QE5 0x00000400
  2230. #define MPC85xx_PMUXCR_QE6 0x00000200
  2231. #define MPC85xx_PMUXCR_QE7 0x00000100
  2232. #define MPC85xx_PMUXCR_QE8 0x00000080
  2233. #define MPC85xx_PMUXCR_QE9 0x00000040
  2234. #define MPC85xx_PMUXCR_QE10 0x00000020
  2235. #define MPC85xx_PMUXCR_QE11 0x00000010
  2236. #define MPC85xx_PMUXCR_QE12 0x00000008
  2237. #endif
  2238. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  2239. #define MPC85xx_PMUXCR_TDM_MASK 0x0001cc00
  2240. #define MPC85xx_PMUXCR_TDM 0x00014800
  2241. #define MPC85xx_PMUXCR_SPI_MASK 0x00600000
  2242. #define MPC85xx_PMUXCR_SPI 0x00000000
  2243. #endif
  2244. #if defined(CONFIG_BSC9131)
  2245. #define MPC85xx_PMUXCR_TSEC2_DMA_GPIO_IRQ 0x40000000
  2246. #define MPC85xx_PMUXCR_TSEC2_USB 0xC0000000
  2247. #define MPC85xx_PMUXCR_TSEC2_1588_PPS 0x10000000
  2248. #define MPC85xx_PMUXCR_TSEC2_1588_RSVD 0x30000000
  2249. #define MPC85xx_PMUXCR_IFC_AD_GPIO 0x04000000
  2250. #define MPC85xx_PMUXCR_IFC_AD_GPIO_MASK 0x0C000000
  2251. #define MPC85xx_PMUXCR_IFC_AD15_GPIO 0x01000000
  2252. #define MPC85xx_PMUXCR_IFC_AD15_TIMER2 0x02000000
  2253. #define MPC85xx_PMUXCR_IFC_AD16_GPO8 0x00400000
  2254. #define MPC85xx_PMUXCR_IFC_AD16_MSRCID0 0x00800000
  2255. #define MPC85xx_PMUXCR_IFC_AD17_GPO 0x00100000
  2256. #define MPC85xx_PMUXCR_IFC_AD17_GPO_MASK 0x00300000
  2257. #define MPC85xx_PMUXCR_IFC_AD17_MSRCID_DSP 0x00200000
  2258. #define MPC85xx_PMUXCR_IFC_CS2_GPO65 0x00040000
  2259. #define MPC85xx_PMUXCR_IFC_CS2_DSP_TDI 0x00080000
  2260. #define MPC85xx_PMUXCR_SDHC_USIM 0x00010000
  2261. #define MPC85xx_PMUXCR_SDHC_TDM_RFS_RCK 0x00020000
  2262. #define MPC85xx_PMUXCR_SDHC_GPIO77 0x00030000
  2263. #define MPC85xx_PMUXCR_SDHC_RESV 0x00004000
  2264. #define MPC85xx_PMUXCR_SDHC_TDM_TXD_RXD 0x00008000
  2265. #define MPC85xx_PMUXCR_SDHC_GPIO_TIMER4 0x0000C000
  2266. #define MPC85xx_PMUXCR_USB_CLK_UART_SIN 0x00001000
  2267. #define MPC85xx_PMUXCR_USB_CLK_GPIO69 0x00002000
  2268. #define MPC85xx_PMUXCR_USB_CLK_TIMER3 0x00003000
  2269. #define MPC85xx_PMUXCR_USB_UART_GPIO0 0x00000400
  2270. #define MPC85xx_PMUXCR_USB_RSVD 0x00000C00
  2271. #define MPC85xx_PMUXCR_USB_GPIO62_TRIG_IN 0x00000800
  2272. #define MPC85xx_PMUXCR_USB_D1_2_IIC2_SDA_SCL 0x00000100
  2273. #define MPC85xx_PMUXCR_USB_D1_2_GPIO71_72 0x00000200
  2274. #define MPC85xx_PMUXCR_USB_D1_2_RSVD 0x00000300
  2275. #define MPC85xx_PMUXCR_USB_DIR_GPIO2 0x00000040
  2276. #define MPC85xx_PMUXCR_USB_DIR_TIMER1 0x00000080
  2277. #define MPC85xx_PMUXCR_USB_DIR_MCP_B 0x000000C0
  2278. #define MPC85xx_PMUXCR_SPI1_UART3 0x00000010
  2279. #define MPC85xx_PMUXCR_SPI1_SIM 0x00000020
  2280. #define MPC85xx_PMUXCR_SPI1_CKSTP_IN_GPO74 0x00000030
  2281. #define MPC85xx_PMUXCR_SPI1_CS2_CKSTP_OUT_B 0x00000004
  2282. #define MPC85xx_PMUXCR_SPI1_CS2_dbg_adi1_rxen 0x00000008
  2283. #define MPC85xx_PMUXCR_SPI1_CS2_GPO75 0x0000000C
  2284. #define MPC85xx_PMUXCR_SPI1_CS3_ANT_TCXO_PWM 0x00000001
  2285. #define MPC85xx_PMUXCR_SPI1_CS3_dbg_adi2_rxen 0x00000002
  2286. #define MPC85xx_PMUXCR_SPI1_CS3_GPO76 0x00000003
  2287. #endif
  2288. #ifdef CONFIG_BSC9132
  2289. #define MPC85xx_PMUXCR0_SIM_SEL_MASK 0x0003b000
  2290. #define MPC85xx_PMUXCR0_SIM_SEL 0x00014000
  2291. #endif
  2292. #if defined(CONFIG_PPC_C29X)
  2293. #define MPC85xx_PMUXCR_SPI_MASK 0x00000300
  2294. #define MPC85xx_PMUXCR_SPI 0x00000000
  2295. #define MPC85xx_PMUXCR_SPI_GPIO 0x00000100
  2296. #endif
  2297. u32 pmuxcr2; /* Alt. function signal multiplex control 2 */
  2298. #if defined(CONFIG_P1010) || defined(CONFIG_P1014)
  2299. #define MPC85xx_PMUXCR2_UART_GPIO 0x40000000
  2300. #define MPC85xx_PMUXCR2_UART_TDM 0x80000000
  2301. #define MPC85xx_PMUXCR2_UART_RES 0xC0000000
  2302. #define MPC85xx_PMUXCR2_IRQ2_TRIG_IN 0x10000000
  2303. #define MPC85xx_PMUXCR2_IRQ2_RES 0x30000000
  2304. #define MPC85xx_PMUXCR2_IRQ3_SRESET 0x04000000
  2305. #define MPC85xx_PMUXCR2_IRQ3_RES 0x0C000000
  2306. #define MPC85xx_PMUXCR2_GPIO01_DRVVBUS 0x01000000
  2307. #define MPC85xx_PMUXCR2_GPIO01_RES 0x03000000
  2308. #define MPC85xx_PMUXCR2_GPIO23_CKSTP 0x00400000
  2309. #define MPC85xx_PMUXCR2_GPIO23_RES 0x00800000
  2310. #define MPC85xx_PMUXCR2_GPIO23_USB 0x00C00000
  2311. #define MPC85xx_PMUXCR2_GPIO4_MCP 0x00100000
  2312. #define MPC85xx_PMUXCR2_GPIO4_RES 0x00200000
  2313. #define MPC85xx_PMUXCR2_GPIO4_CLK_OUT 0x00300000
  2314. #define MPC85xx_PMUXCR2_GPIO5_UDE 0x00040000
  2315. #define MPC85xx_PMUXCR2_GPIO5_RES 0x00080000
  2316. #define MPC85xx_PMUXCR2_READY_ASLEEP 0x00020000
  2317. #define MPC85xx_PMUXCR2_DDR_ECC_MUX 0x00010000
  2318. #define MPC85xx_PMUXCR2_DEBUG_PORT_EXPOSE 0x00008000
  2319. #define MPC85xx_PMUXCR2_POST_EXPOSE 0x00004000
  2320. #define MPC85xx_PMUXCR2_DEBUG_MUX_SEL_USBPHY 0x00002000
  2321. #define MPC85xx_PMUXCR2_PLL_LKDT_EXPOSE 0x00001000
  2322. #endif
  2323. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  2324. #define MPC85xx_PMUXCR2_ETSECUSB_MASK 0x001f8000
  2325. #define MPC85xx_PMUXCR2_USB 0x00150000
  2326. #endif
  2327. #if defined(CONFIG_BSC9131) || defined(CONFIG_BSC9132)
  2328. #if defined(CONFIG_BSC9131)
  2329. #define MPC85xx_PMUXCR2_UART_CTS_B0_SIM_PD 0X40000000
  2330. #define MPC85xx_PMUXCR2_UART_CTS_B0_DSP_TMS 0X80000000
  2331. #define MPC85xx_PMUXCR2_UART_CTS_B0_GPIO42 0xC0000000
  2332. #define MPC85xx_PMUXCR2_UART_RTS_B0_PWM2 0x10000000
  2333. #define MPC85xx_PMUXCR2_UART_RTS_B0_DSP_TCK 0x20000000
  2334. #define MPC85xx_PMUXCR2_UART_RTS_B0_GPIO43 0x30000000
  2335. #define MPC85xx_PMUXCR2_UART_CTS_B1_SIM_PD 0x04000000
  2336. #define MPC85xx_PMUXCR2_UART_CTS_B1_SRESET_B 0x08000000
  2337. #define MPC85xx_PMUXCR2_UART_CTS_B1_GPIO44 0x0C000000
  2338. #define MPC85xx_PMUXCR2_UART_RTS_B1_PPS_LED 0x01000000
  2339. #define MPC85xx_PMUXCR2_UART_RTS_B1_RSVD 0x02000000
  2340. #define MPC85xx_PMUXCR2_UART_RTS_B1_GPIO45 0x03000000
  2341. #define MPC85xx_PMUXCR2_TRIG_OUT_ASLEEP 0x00400000
  2342. #define MPC85xx_PMUXCR2_TRIG_OUT_DSP_TRST_B 0x00800000
  2343. #define MPC85xx_PMUXCR2_ANT1_TIMER5 0x00100000
  2344. #define MPC85xx_PMUXCR2_ANT1_TSEC_1588 0x00200000
  2345. #define MPC85xx_PMUXCR2_ANT1_GPIO95_19 0x00300000
  2346. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_MAX3_LOCK 0x00040000
  2347. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_RSVD 0x00080000
  2348. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_GPIO80_20 0x000C0000
  2349. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_SPI3_CS0 0x00010000
  2350. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_ANT2_DO_3 0x00020000
  2351. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_GPIO81_84 0x00030000
  2352. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_SPI4 0x00004000
  2353. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_ANT2_DO4_7 0x00008000
  2354. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_GPIO85_88 0x0000C000
  2355. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_MAX2_1_LOCK 0x00001000
  2356. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_ANT2_DO8_9 0x00002000
  2357. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_GPIO21_22 0x00003000
  2358. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_TIMER6_7 0x00000400
  2359. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_ANT2_DO10_11 0x00000800
  2360. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_GPIO23_24 0x00000C00
  2361. #define MPC85xx_PMUXCR2_ANT2_RSVD 0x00000100
  2362. #define MPC85xx_PMUXCR2_ANT2_GPO90_91_DMA 0x00000300
  2363. #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_USB 0x00000040
  2364. #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_GPIO 0x000000C0
  2365. #define MPC85xx_PMUXCR2_ANT2_DIO11_RSVD 0x00000010
  2366. #define MPC85xx_PMUXCR2_ANT2_DIO11_TIMER8 0x00000020
  2367. #define MPC85xx_PMUXCR2_ANT2_DIO11_GPIO61 0x00000030
  2368. #define MPC85xx_PMUXCR2_ANT3_AGC_GPO53 0x00000004
  2369. #define MPC85xx_PMUXCR2_ANT3_DO_TDM 0x00000001
  2370. #define MPC85xx_PMUXCR2_ANT3_DO_GPIO46_49 0x00000002
  2371. #endif
  2372. u32 pmuxcr3;
  2373. #if defined(CONFIG_BSC9131)
  2374. #define MPC85xx_PMUXCR3_ANT3_DO4_5_TDM 0x40000000
  2375. #define MPC85xx_PMUXCR3_ANT3_DO4_5_GPIO_50_51 0x80000000
  2376. #define MPC85xx_PMUXCR3_ANT3_DO6_7_TRIG_IN_SRESET_B 0x10000000
  2377. #define MPC85xx_PMUXCR3_ANT3_DO6_7_GPIO_52_53 0x20000000
  2378. #define MPC85xx_PMUXCR3_ANT3_DO8_MCP_B 0x04000000
  2379. #define MPC85xx_PMUXCR3_ANT3_DO8_GPIO54 0x08000000
  2380. #define MPC85xx_PMUXCR3_ANT3_DO9_10_CKSTP_IN_OUT 0x01000000
  2381. #define MPC85xx_PMUXCR3_ANT3_DO9_10_GPIO55_56 0x02000000
  2382. #define MPC85xx_PMUXCR3_ANT3_DO11_IRQ_OUT 0x00400000
  2383. #define MPC85xx_PMUXCR3_ANT3_DO11_GPIO57 0x00800000
  2384. #define MPC85xx_PMUXCR3_SPI2_CS2_GPO93 0x00100000
  2385. #define MPC85xx_PMUXCR3_SPI2_CS3_GPO94 0x00040000
  2386. #define MPC85xx_PMUXCR3_ANT2_AGC_RSVD 0x00010000
  2387. #define MPC85xx_PMUXCR3_ANT2_GPO89 0x00030000
  2388. #endif
  2389. #ifdef CONFIG_BSC9132
  2390. #define MPC85xx_PMUXCR3_USB_SEL_MASK 0x0000ff00
  2391. #define MPC85xx_PMUXCR3_UART2_SEL 0x00005000
  2392. #define MPC85xx_PMUXCR3_UART3_SEL_MASK 0xc0000000
  2393. #define MPC85xx_PMUXCR3_UART3_SEL 0x40000000
  2394. #endif
  2395. u32 pmuxcr4;
  2396. #else
  2397. u8 res6[8];
  2398. #endif
  2399. u32 devdisr; /* Device disable control */
  2400. #define MPC85xx_DEVDISR_PCI1 0x80000000
  2401. #define MPC85xx_DEVDISR_PCI2 0x40000000
  2402. #define MPC85xx_DEVDISR_PCIE 0x20000000
  2403. #define MPC85xx_DEVDISR_LBC 0x08000000
  2404. #define MPC85xx_DEVDISR_PCIE2 0x04000000
  2405. #define MPC85xx_DEVDISR_PCIE3 0x02000000
  2406. #define MPC85xx_DEVDISR_SEC 0x01000000
  2407. #define MPC85xx_DEVDISR_SRIO 0x00080000
  2408. #define MPC85xx_DEVDISR_RMSG 0x00040000
  2409. #define MPC85xx_DEVDISR_DDR 0x00010000
  2410. #define MPC85xx_DEVDISR_CPU 0x00008000
  2411. #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU
  2412. #define MPC85xx_DEVDISR_TB 0x00004000
  2413. #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB
  2414. #define MPC85xx_DEVDISR_CPU1 0x00002000
  2415. #define MPC85xx_DEVDISR_TB1 0x00001000
  2416. #define MPC85xx_DEVDISR_DMA 0x00000400
  2417. #define MPC85xx_DEVDISR_TSEC1 0x00000080
  2418. #define MPC85xx_DEVDISR_TSEC2 0x00000040
  2419. #define MPC85xx_DEVDISR_TSEC3 0x00000020
  2420. #define MPC85xx_DEVDISR_TSEC4 0x00000010
  2421. #define MPC85xx_DEVDISR_I2C 0x00000004
  2422. #define MPC85xx_DEVDISR_DUART 0x00000002
  2423. u8 res7[12];
  2424. u32 powmgtcsr; /* Power management status & control */
  2425. u8 res8[12];
  2426. u32 mcpsumr; /* Machine check summary */
  2427. u8 res9[12];
  2428. u32 pvr; /* Processor version */
  2429. u32 svr; /* System version */
  2430. u8 res10[8];
  2431. u32 rstcr; /* Reset control */
  2432. #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569)
  2433. u8 res11a[76];
  2434. par_io_t qe_par_io[7];
  2435. u8 res11b[1600];
  2436. #elif defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  2437. u8 res11a[12];
  2438. u32 iovselsr;
  2439. u8 res11b[60];
  2440. par_io_t qe_par_io[3];
  2441. u8 res11c[1496];
  2442. #else
  2443. u8 res11a[1868];
  2444. #endif
  2445. u32 clkdvdr; /* Clock Divide register */
  2446. u8 res12[1532];
  2447. u32 clkocr; /* Clock out select */
  2448. u8 res13[12];
  2449. u32 ddrdllcr; /* DDR DLL control */
  2450. u8 res14[12];
  2451. u32 lbcdllcr; /* LBC DLL control */
  2452. #if defined(CONFIG_BSC9131)
  2453. u8 res15[12];
  2454. u32 halt_req_mask;
  2455. #define HALTED_TO_HALT_REQ_MASK_0 0x80000000
  2456. u8 res18[232];
  2457. #else
  2458. u8 res15[248];
  2459. #endif
  2460. u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */
  2461. u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */
  2462. u32 ddrioovcr; /* DDR IO Override Control */
  2463. u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */
  2464. u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */
  2465. u8 res16[52];
  2466. u32 sdhcdcr; /* SDHC debug control register */
  2467. u8 res17[61592];
  2468. } ccsr_gur_t;
  2469. #endif
  2470. #define SDHCDCR_CD_INV 0x80000000 /* invert SDHC card detect */
  2471. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  2472. #define MAX_SERDES 4
  2473. #define SRDS_MAX_LANES 8
  2474. #define SRDS_MAX_BANK 2
  2475. typedef struct serdes_corenet {
  2476. struct {
  2477. u32 rstctl; /* Reset Control Register */
  2478. #define SRDS_RSTCTL_RST 0x80000000
  2479. #define SRDS_RSTCTL_RSTDONE 0x40000000
  2480. #define SRDS_RSTCTL_RSTERR 0x20000000
  2481. #define SRDS_RSTCTL_SWRST 0x10000000
  2482. #define SRDS_RSTCTL_SDEN 0x00000020
  2483. #define SRDS_RSTCTL_SDRST_B 0x00000040
  2484. #define SRDS_RSTCTL_PLLRST_B 0x00000080
  2485. u32 pllcr0; /* PLL Control Register 0 */
  2486. #define SRDS_PLLCR0_POFF 0x80000000
  2487. #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000
  2488. #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000
  2489. #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000
  2490. #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000
  2491. #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000
  2492. #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000
  2493. #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000
  2494. #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000
  2495. #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000
  2496. #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000
  2497. #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000
  2498. #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000
  2499. #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000
  2500. #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000
  2501. u32 pllcr1; /* PLL Control Register 1 */
  2502. #define SRDS_PLLCR1_PLL_BWSEL 0x08000000
  2503. u32 res_0c; /* 0x00c */
  2504. u32 pllcr3;
  2505. u32 pllcr4;
  2506. u8 res_18[0x20-0x18];
  2507. } bank[2];
  2508. u8 res_40[0x90-0x40];
  2509. u32 srdstcalcr; /* 0x90 TX Calibration Control */
  2510. u8 res_94[0xa0-0x94];
  2511. u32 srdsrcalcr; /* 0xa0 RX Calibration Control */
  2512. u8 res_a4[0xb0-0xa4];
  2513. u32 srdsgr0; /* 0xb0 General Register 0 */
  2514. u8 res_b4[0xe0-0xb4];
  2515. u32 srdspccr0; /* 0xe0 Protocol Converter Config 0 */
  2516. u32 srdspccr1; /* 0xe4 Protocol Converter Config 1 */
  2517. u32 srdspccr2; /* 0xe8 Protocol Converter Config 2 */
  2518. u32 srdspccr3; /* 0xec Protocol Converter Config 3 */
  2519. u32 srdspccr4; /* 0xf0 Protocol Converter Config 4 */
  2520. u8 res_f4[0x100-0xf4];
  2521. struct {
  2522. u32 lnpssr; /* 0x100, 0x120, ..., 0x1e0 */
  2523. u8 res_104[0x120-0x104];
  2524. } srdslnpssr[8];
  2525. u8 res_200[0x800-0x200];
  2526. struct {
  2527. u32 gcr0; /* 0x800 General Control Register 0 */
  2528. u32 gcr1; /* 0x804 General Control Register 1 */
  2529. u32 gcr2; /* 0x808 General Control Register 2 */
  2530. u32 res_80c;
  2531. u32 recr0; /* 0x810 Receive Equalization Control */
  2532. u32 res_814;
  2533. u32 tecr0; /* 0x818 Transmit Equalization Control */
  2534. u32 res_81c;
  2535. u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */
  2536. u8 res_824[0x840-0x824];
  2537. } lane[8]; /* Lane A, B, C, D, E, F, G, H */
  2538. u8 res_a00[0x1000-0xa00]; /* from 0xa00 to 0xfff */
  2539. } serdes_corenet_t;
  2540. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  2541. #define SRDS_MAX_LANES 18
  2542. #define SRDS_MAX_BANK 3
  2543. typedef struct serdes_corenet {
  2544. struct {
  2545. u32 rstctl; /* Reset Control Register */
  2546. #define SRDS_RSTCTL_RST 0x80000000
  2547. #define SRDS_RSTCTL_RSTDONE 0x40000000
  2548. #define SRDS_RSTCTL_RSTERR 0x20000000
  2549. #define SRDS_RSTCTL_SDPD 0x00000020
  2550. u32 pllcr0; /* PLL Control Register 0 */
  2551. #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000
  2552. #define SRDS_PLLCR0_PVCOCNT_EN 0x02000000
  2553. #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000
  2554. #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000
  2555. #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000
  2556. #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000
  2557. #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000
  2558. #define SRDS_PLLCR0_FRATE_SEL_MASK 0x00030000
  2559. #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000
  2560. #define SRDS_PLLCR0_FRATE_SEL_6_25 0x00010000
  2561. u32 pllcr1; /* PLL Control Register 1 */
  2562. #define SRDS_PLLCR1_PLL_BWSEL 0x08000000
  2563. u32 res[5];
  2564. } bank[3];
  2565. u32 res1[12];
  2566. u32 srdstcalcr; /* TX Calibration Control */
  2567. u32 res2[3];
  2568. u32 srdsrcalcr; /* RX Calibration Control */
  2569. u32 res3[3];
  2570. u32 srdsgr0; /* General Register 0 */
  2571. u32 res4[11];
  2572. u32 srdspccr0; /* Protocol Converter Config 0 */
  2573. u32 srdspccr1; /* Protocol Converter Config 1 */
  2574. u32 srdspccr2; /* Protocol Converter Config 2 */
  2575. #define SRDS_PCCR2_RST_XGMII1 0x00800000
  2576. #define SRDS_PCCR2_RST_XGMII2 0x00400000
  2577. u32 res5[197];
  2578. struct serdes_lane {
  2579. u32 gcr0; /* General Control Register 0 */
  2580. #define SRDS_GCR0_RRST 0x00400000
  2581. #define SRDS_GCR0_1STLANE 0x00010000
  2582. #define SRDS_GCR0_UOTHL 0x00100000
  2583. u32 gcr1; /* General Control Register 1 */
  2584. #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000
  2585. #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000
  2586. #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000
  2587. #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000
  2588. #define SRDS_GCR1_OPAD_CTL 0x04000000
  2589. u32 res1[4];
  2590. u32 tecr0; /* TX Equalization Control Reg 0 */
  2591. #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000
  2592. #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000
  2593. u32 res3;
  2594. u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */
  2595. #define SRDS_TTLCR0_FLT_SEL_MASK 0x3f000000
  2596. #define SRDS_TTLCR0_FLT_SEL_KFR_26 0x10000000
  2597. #define SRDS_TTLCR0_FLT_SEL_KPH_28 0x08000000
  2598. #define SRDS_TTLCR0_FLT_SEL_750PPM 0x03000000
  2599. #define SRDS_TTLCR0_PM_DIS 0x00004000
  2600. #define SRDS_TTLCR0_FREQOVD_EN 0x00000001
  2601. u32 res4[7];
  2602. } lane[24];
  2603. u32 res6[384];
  2604. } serdes_corenet_t;
  2605. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  2606. enum {
  2607. FSL_SRDS_B1_LANE_A = 0,
  2608. FSL_SRDS_B1_LANE_B = 1,
  2609. FSL_SRDS_B1_LANE_C = 2,
  2610. FSL_SRDS_B1_LANE_D = 3,
  2611. FSL_SRDS_B1_LANE_E = 4,
  2612. FSL_SRDS_B1_LANE_F = 5,
  2613. FSL_SRDS_B1_LANE_G = 6,
  2614. FSL_SRDS_B1_LANE_H = 7,
  2615. FSL_SRDS_B1_LANE_I = 8,
  2616. FSL_SRDS_B1_LANE_J = 9,
  2617. FSL_SRDS_B2_LANE_A = 16,
  2618. FSL_SRDS_B2_LANE_B = 17,
  2619. FSL_SRDS_B2_LANE_C = 18,
  2620. FSL_SRDS_B2_LANE_D = 19,
  2621. FSL_SRDS_B3_LANE_A = 20,
  2622. FSL_SRDS_B3_LANE_B = 21,
  2623. FSL_SRDS_B3_LANE_C = 22,
  2624. FSL_SRDS_B3_LANE_D = 23,
  2625. };
  2626. /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */
  2627. #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
  2628. typedef struct ccsr_sec {
  2629. u32 res0;
  2630. u32 mcfgr; /* Master CFG Register */
  2631. u8 res1[0x8];
  2632. struct {
  2633. u32 ms; /* Job Ring LIODN Register, MS */
  2634. u32 ls; /* Job Ring LIODN Register, LS */
  2635. } jrliodnr[4];
  2636. u8 res2[0x30];
  2637. struct {
  2638. u32 ms; /* RTIC LIODN Register, MS */
  2639. u32 ls; /* RTIC LIODN Register, LS */
  2640. } rticliodnr[4];
  2641. u8 res3[0x1c];
  2642. u32 decorr; /* DECO Request Register */
  2643. struct {
  2644. u32 ms; /* DECO LIODN Register, MS */
  2645. u32 ls; /* DECO LIODN Register, LS */
  2646. } decoliodnr[8];
  2647. u8 res4[0x40];
  2648. u32 dar; /* DECO Avail Register */
  2649. u32 drr; /* DECO Reset Register */
  2650. u8 res5[0xe78];
  2651. u32 crnr_ms; /* CHA Revision Number Register, MS */
  2652. u32 crnr_ls; /* CHA Revision Number Register, LS */
  2653. u32 ctpr_ms; /* Compile Time Parameters Register, MS */
  2654. u32 ctpr_ls; /* Compile Time Parameters Register, LS */
  2655. u8 res6[0x10];
  2656. u32 far_ms; /* Fault Address Register, MS */
  2657. u32 far_ls; /* Fault Address Register, LS */
  2658. u32 falr; /* Fault Address LIODN Register */
  2659. u32 fadr; /* Fault Address Detail Register */
  2660. u8 res7[0x4];
  2661. u32 csta; /* CAAM Status Register */
  2662. u8 res8[0x8];
  2663. u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/
  2664. u32 ccbvid; /* CHA Cluster Block Version ID Register */
  2665. u32 chavid_ms; /* CHA Version ID Register, MS */
  2666. u32 chavid_ls; /* CHA Version ID Register, LS */
  2667. u32 chanum_ms; /* CHA Number Register, MS */
  2668. u32 chanum_ls; /* CHA Number Register, LS */
  2669. u32 secvid_ms; /* SEC Version ID Register, MS */
  2670. u32 secvid_ls; /* SEC Version ID Register, LS */
  2671. u8 res9[0x6020];
  2672. u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */
  2673. u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */
  2674. u8 res10[0x8fd8];
  2675. } ccsr_sec_t;
  2676. #define SEC_CTPR_MS_AXI_LIODN 0x08000000
  2677. #define SEC_CTPR_MS_QI 0x02000000
  2678. #define SEC_RVID_MA 0x0f000000
  2679. #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000
  2680. #define SEC_CHANUM_MS_JRNUM_SHIFT 28
  2681. #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000
  2682. #define SEC_CHANUM_MS_DECONUM_SHIFT 24
  2683. #define SEC_SECVID_MS_IPID_MASK 0xffff0000
  2684. #define SEC_SECVID_MS_IPID_SHIFT 16
  2685. #define SEC_SECVID_MS_MAJ_REV_MASK 0x0000ff00
  2686. #define SEC_SECVID_MS_MAJ_REV_SHIFT 8
  2687. #define SEC_CCBVID_ERA_MASK 0xff000000
  2688. #define SEC_CCBVID_ERA_SHIFT 24
  2689. #endif
  2690. typedef struct ccsr_qman {
  2691. #ifdef CONFIG_SYS_FSL_QMAN_V3
  2692. u8 res0[0x200];
  2693. #else
  2694. struct {
  2695. u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */
  2696. u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */
  2697. u32 res;
  2698. u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg */
  2699. } qcsp[32];
  2700. #endif
  2701. /* Not actually reserved, but irrelevant to u-boot */
  2702. u8 res[0xbf8 - 0x200];
  2703. u32 ip_rev_1;
  2704. u32 ip_rev_2;
  2705. u32 fqd_bare; /* FQD Extended Base Addr Register */
  2706. u32 fqd_bar; /* FQD Base Addr Register */
  2707. u8 res1[0x8];
  2708. u32 fqd_ar; /* FQD Attributes Register */
  2709. u8 res2[0xc];
  2710. u32 pfdr_bare; /* PFDR Extended Base Addr Register */
  2711. u32 pfdr_bar; /* PFDR Base Addr Register */
  2712. u8 res3[0x8];
  2713. u32 pfdr_ar; /* PFDR Attributes Register */
  2714. u8 res4[0x4c];
  2715. u32 qcsp_bare; /* QCSP Extended Base Addr Register */
  2716. u32 qcsp_bar; /* QCSP Base Addr Register */
  2717. u8 res5[0x78];
  2718. u32 ci_sched_cfg; /* Initiator Scheduling Configuration */
  2719. u32 srcidr; /* Source ID Register */
  2720. u32 liodnr; /* LIODN Register */
  2721. u8 res6[4];
  2722. u32 ci_rlm_cfg; /* Initiator Read Latency Monitor Cfg */
  2723. u32 ci_rlm_avg; /* Initiator Read Latency Monitor Avg */
  2724. u8 res7[0x2e8];
  2725. #ifdef CONFIG_SYS_FSL_QMAN_V3
  2726. struct {
  2727. u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */
  2728. u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */
  2729. u32 res;
  2730. u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg*/
  2731. } qcsp[50];
  2732. #endif
  2733. } ccsr_qman_t;
  2734. typedef struct ccsr_bman {
  2735. /* Not actually reserved, but irrelevant to u-boot */
  2736. u8 res[0xbf8];
  2737. u32 ip_rev_1;
  2738. u32 ip_rev_2;
  2739. u32 fbpr_bare; /* FBPR Extended Base Addr Register */
  2740. u32 fbpr_bar; /* FBPR Base Addr Register */
  2741. u8 res1[0x8];
  2742. u32 fbpr_ar; /* FBPR Attributes Register */
  2743. u8 res2[0xf0];
  2744. u32 srcidr; /* Source ID Register */
  2745. u32 liodnr; /* LIODN Register */
  2746. u8 res7[0x2f4];
  2747. } ccsr_bman_t;
  2748. typedef struct ccsr_pme {
  2749. u8 res0[0x804];
  2750. u32 liodnbr; /* LIODN Base Register */
  2751. u8 res1[0x1f8];
  2752. u32 srcidr; /* Source ID Register */
  2753. u8 res2[8];
  2754. u32 liodnr; /* LIODN Register */
  2755. u8 res3[0x1e8];
  2756. u32 pm_ip_rev_1; /* PME IP Block Revision Reg 1*/
  2757. u32 pm_ip_rev_2; /* PME IP Block Revision Reg 1*/
  2758. u8 res4[0x400];
  2759. } ccsr_pme_t;
  2760. #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  2761. struct ccsr_usb_port_ctrl {
  2762. u32 ctrl;
  2763. u32 drvvbuscfg;
  2764. u32 pwrfltcfg;
  2765. u32 sts;
  2766. u8 res_14[0xc];
  2767. u32 bistcfg;
  2768. u32 biststs;
  2769. u32 abistcfg;
  2770. u32 abiststs;
  2771. u8 res_30[0x10];
  2772. u32 xcvrprg;
  2773. u32 anaprg;
  2774. u32 anadrv;
  2775. u32 anasts;
  2776. };
  2777. typedef struct ccsr_usb_phy {
  2778. u32 id;
  2779. struct ccsr_usb_port_ctrl port1;
  2780. u8 res_50[0xc];
  2781. u32 tvr;
  2782. u32 pllprg[4];
  2783. u8 res_70[0x4];
  2784. u32 anaccfg;
  2785. u32 dbg;
  2786. u8 res_7c[0x4];
  2787. struct ccsr_usb_port_ctrl port2;
  2788. u8 res_dc[0x334];
  2789. } ccsr_usb_phy_t;
  2790. #define CONFIG_SYS_FSL_USB_CTRL_PHY_EN (1 << 0)
  2791. #define CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN (1 << 1)
  2792. #define CONFIG_SYS_FSL_USB_PWRFLT_CR_EN (1 << 1)
  2793. #define CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN (1 << 0)
  2794. #define CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN (1 << 1)
  2795. #define CONFIG_SYS_FSL_USB_PLLPRG2_MFI (5 << 16)
  2796. #define CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN (1 << 21)
  2797. #else
  2798. typedef struct ccsr_usb_phy {
  2799. u8 res0[0x18];
  2800. u32 usb_enable_override;
  2801. u8 res[0xe4];
  2802. } ccsr_usb_phy_t;
  2803. #define CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE 1
  2804. #endif
  2805. #ifdef CONFIG_SYS_FSL_RAID_ENGINE
  2806. struct ccsr_raide {
  2807. u8 res0[0x543];
  2808. u32 liodnbr; /* LIODN Base Register */
  2809. u8 res1[0xab8];
  2810. struct {
  2811. struct {
  2812. u32 cfg0; /* cfg register 0 */
  2813. u32 cfg1; /* cfg register 1 */
  2814. u8 res1[0x3f8];
  2815. } ring[2];
  2816. u8 res[0x800];
  2817. } jq[2];
  2818. };
  2819. #endif
  2820. #ifdef CONFIG_SYS_DPAA_RMAN
  2821. struct ccsr_rman {
  2822. u8 res0[0xf64];
  2823. u32 mmliodnbr; /* Message Manager LIODN Base Register */
  2824. u32 mmitar; /* RMAN Inbound Translation Address Register */
  2825. u32 mmitdr; /* RMAN Inbound Translation Data Register */
  2826. u8 res4[0x1f090];
  2827. };
  2828. #endif
  2829. #ifdef CONFIG_SYS_PMAN
  2830. struct ccsr_pman {
  2831. u8 res_00[0x40];
  2832. u32 poes1; /* PMAN Operation Error Status Register 1 */
  2833. u32 poes2; /* PMAN Operation Error Status Register 2 */
  2834. u32 poeah; /* PMAN Operation Error Address High */
  2835. u32 poeal; /* PMAN Operation Error Address Low */
  2836. u8 res_50[0x50];
  2837. u32 pr1; /* PMAN Revision Register 1 */
  2838. u32 pr2; /* PMAN Revision Register 2 */
  2839. u8 res_a8[0x8];
  2840. u32 pcap; /* PMAN Capabilities Register */
  2841. u8 res_b4[0xc];
  2842. u32 pc1; /* PMAN Control Register 1 */
  2843. u32 pc2; /* PMAN Control Register 2 */
  2844. u32 pc3; /* PMAN Control Register 3 */
  2845. u32 pc4; /* PMAN Control Register 4 */
  2846. u32 pc5; /* PMAN Control Register 5 */
  2847. u32 pc6; /* PMAN Control Register 6 */
  2848. u8 res_d8[0x8];
  2849. u32 ppa1; /* PMAN Prefetch Attributes Register 1 */
  2850. u32 ppa2; /* PMAN Prefetch Attributes Register 2 */
  2851. u8 res_e8[0x8];
  2852. u32 pics; /* PMAN Interrupt Control and Status */
  2853. u8 res_f4[0xf0c];
  2854. };
  2855. #endif
  2856. #ifdef CONFIG_FSL_CORENET
  2857. #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000
  2858. #ifdef CONFIG_SYS_PMAN
  2859. #define CONFIG_SYS_FSL_CORENET_PMAN1_OFFSET 0x4000
  2860. #define CONFIG_SYS_FSL_CORENET_PMAN2_OFFSET 0x5000
  2861. #define CONFIG_SYS_FSL_CORENET_PMAN3_OFFSET 0x6000
  2862. #endif
  2863. #define CONFIG_SYS_MPC8xxx_DDR_OFFSET 0x8000
  2864. #define CONFIG_SYS_MPC8xxx_DDR2_OFFSET 0x9000
  2865. #define CONFIG_SYS_MPC8xxx_DDR3_OFFSET 0xA000
  2866. #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000
  2867. #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000
  2868. #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000
  2869. #define CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET 0xEB000
  2870. #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000
  2871. #define CONFIG_SYS_MPC85xx_DMA1_OFFSET 0x100000
  2872. #define CONFIG_SYS_MPC85xx_DMA2_OFFSET 0x101000
  2873. #define CONFIG_SYS_MPC85xx_DMA_OFFSET CONFIG_SYS_MPC85xx_DMA1_OFFSET
  2874. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000
  2875. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000
  2876. #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000
  2877. #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x124000
  2878. #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000
  2879. #define CONFIG_SYS_FSL_CORENET_RMAN_OFFSET 0x1e0000
  2880. #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && !defined(CONFIG_PPC_B4860)\
  2881. && !defined(CONFIG_PPC_B4420)
  2882. #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x240000
  2883. #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x250000
  2884. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x260000
  2885. #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x270000
  2886. #else
  2887. #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x200000
  2888. #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x201000
  2889. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x202000
  2890. #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x203000
  2891. #endif
  2892. #define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x210000
  2893. #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x211000
  2894. #define CONFIG_SYS_MPC85xx_USB_OFFSET CONFIG_SYS_MPC85xx_USB1_OFFSET
  2895. #define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000
  2896. #define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100
  2897. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x220000
  2898. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x221000
  2899. #define CONFIG_SYS_FSL_SEC_OFFSET 0x300000
  2900. #define CONFIG_SYS_FSL_CORENET_PME_OFFSET 0x316000
  2901. #define CONFIG_SYS_FSL_QMAN_OFFSET 0x318000
  2902. #define CONFIG_SYS_FSL_BMAN_OFFSET 0x31a000
  2903. #define CONFIG_SYS_FSL_RAID_ENGINE_OFFSET 0x320000
  2904. #define CONFIG_SYS_FSL_FM1_OFFSET 0x400000
  2905. #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x488000
  2906. #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x489000
  2907. #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0x48a000
  2908. #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0x48b000
  2909. #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0x48c000
  2910. #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0x48d000
  2911. #define CONFIG_SYS_FSL_FM1_RX0_10G_OFFSET 0x490000
  2912. #define CONFIG_SYS_FSL_FM1_RX1_10G_OFFSET 0x491000
  2913. #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x4e0000
  2914. #define CONFIG_SYS_FSL_FM2_OFFSET 0x500000
  2915. #define CONFIG_SYS_FSL_FM2_RX0_1G_OFFSET 0x588000
  2916. #define CONFIG_SYS_FSL_FM2_RX1_1G_OFFSET 0x589000
  2917. #define CONFIG_SYS_FSL_FM2_RX2_1G_OFFSET 0x58a000
  2918. #define CONFIG_SYS_FSL_FM2_RX3_1G_OFFSET 0x58b000
  2919. #define CONFIG_SYS_FSL_FM2_RX4_1G_OFFSET 0x58c000
  2920. #define CONFIG_SYS_FSL_FM2_RX5_1G_OFFSET 0x58d000
  2921. #define CONFIG_SYS_FSL_FM2_RX0_10G_OFFSET 0x590000
  2922. #define CONFIG_SYS_FSL_FM2_RX1_10G_OFFSET 0x591000
  2923. #define CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET 0xC20000
  2924. #else
  2925. #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000
  2926. #define CONFIG_SYS_MPC8xxx_DDR_OFFSET 0x2000
  2927. #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000
  2928. #define CONFIG_SYS_MPC8xxx_DDR2_OFFSET 0x6000
  2929. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000
  2930. #define CONFIG_SYS_MPC85xx_PCI1_OFFSET 0x8000
  2931. #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000
  2932. #define CONFIG_SYS_MPC85xx_PCI2_OFFSET 0x9000
  2933. #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000
  2934. #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0xa000
  2935. #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x9000
  2936. #if defined(CONFIG_MPC8572) || defined(CONFIG_P2020)
  2937. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x8000
  2938. #else
  2939. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0xb000
  2940. #endif
  2941. #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000
  2942. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000
  2943. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000
  2944. #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x1e000
  2945. #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000
  2946. #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000
  2947. #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000
  2948. #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x23000
  2949. #ifdef CONFIG_TSECV2
  2950. #define CONFIG_SYS_TSEC1_OFFSET 0xB0000
  2951. #elif defined(CONFIG_TSECV2_1)
  2952. #define CONFIG_SYS_TSEC1_OFFSET 0x10000
  2953. #else
  2954. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  2955. #endif
  2956. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  2957. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000
  2958. #if defined(CONFIG_PPC_C29X)
  2959. #define CONFIG_SYS_FSL_SEC_OFFSET 0x80000
  2960. #else
  2961. #define CONFIG_SYS_FSL_SEC_OFFSET 0x30000
  2962. #endif
  2963. #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100
  2964. #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000
  2965. #define CONFIG_SYS_SNVS_OFFSET 0xE6000
  2966. #define CONFIG_SYS_SFP_OFFSET 0xE7000
  2967. #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000
  2968. #define CONFIG_SYS_FSL_QMAN_OFFSET 0x88000
  2969. #define CONFIG_SYS_FSL_BMAN_OFFSET 0x8a000
  2970. #define CONFIG_SYS_FSL_FM1_OFFSET 0x100000
  2971. #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x188000
  2972. #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x189000
  2973. #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x1e0000
  2974. #endif
  2975. #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000
  2976. #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000
  2977. #define CONFIG_SYS_FSL_SRIO_OFFSET 0xC0000
  2978. #if defined(CONFIG_BSC9132)
  2979. #define CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET 0x10000
  2980. #define CONFIG_SYS_FSL_DSP_CCSR_DDR_ADDR \
  2981. (CONFIG_SYS_FSL_DSP_CCSRBAR + CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET)
  2982. #endif
  2983. #define CONFIG_SYS_FSL_CPC_ADDR \
  2984. (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET)
  2985. #define CONFIG_SYS_FSL_QMAN_ADDR \
  2986. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_QMAN_OFFSET)
  2987. #define CONFIG_SYS_FSL_BMAN_ADDR \
  2988. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_BMAN_OFFSET)
  2989. #define CONFIG_SYS_FSL_CORENET_PME_ADDR \
  2990. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_PME_OFFSET)
  2991. #define CONFIG_SYS_FSL_RAID_ENGINE_ADDR \
  2992. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_RAID_ENGINE_OFFSET)
  2993. #define CONFIG_SYS_FSL_CORENET_RMAN_ADDR \
  2994. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RMAN_OFFSET)
  2995. #define CONFIG_SYS_MPC85xx_GUTS_ADDR \
  2996. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
  2997. #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \
  2998. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET)
  2999. #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \
  3000. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET)
  3001. #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \
  3002. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET)
  3003. #define CONFIG_SYS_MPC85xx_ECM_ADDR \
  3004. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
  3005. #define CONFIG_SYS_MPC8xxx_DDR_ADDR \
  3006. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET)
  3007. #define CONFIG_SYS_MPC8xxx_DDR2_ADDR \
  3008. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR2_OFFSET)
  3009. #define CONFIG_SYS_MPC8xxx_DDR3_ADDR \
  3010. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR3_OFFSET)
  3011. #define CONFIG_SYS_LBC_ADDR \
  3012. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
  3013. #define CONFIG_SYS_IFC_ADDR \
  3014. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_IFC_OFFSET)
  3015. #define CONFIG_SYS_MPC85xx_ESPI_ADDR \
  3016. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET)
  3017. #define CONFIG_SYS_MPC85xx_PCIX_ADDR \
  3018. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
  3019. #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \
  3020. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
  3021. #define CONFIG_SYS_MPC85xx_GPIO_ADDR \
  3022. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET)
  3023. #define CONFIG_SYS_MPC85xx_SATA1_ADDR \
  3024. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
  3025. #define CONFIG_SYS_MPC85xx_SATA2_ADDR \
  3026. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
  3027. #define CONFIG_SYS_MPC85xx_L2_ADDR \
  3028. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
  3029. #define CONFIG_SYS_MPC85xx_DMA_ADDR \
  3030. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
  3031. #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \
  3032. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
  3033. #define CONFIG_SYS_MPC8xxx_PIC_ADDR \
  3034. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
  3035. #define CONFIG_SYS_MPC85xx_CPM_ADDR \
  3036. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
  3037. #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \
  3038. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES1_OFFSET)
  3039. #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \
  3040. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  3041. #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \
  3042. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET)
  3043. #define CONFIG_SYS_FSL_CORENET_SERDES2_ADDR \
  3044. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET)
  3045. #define CONFIG_SYS_MPC85xx_USB_ADDR \
  3046. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET)
  3047. #define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \
  3048. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET)
  3049. #define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \
  3050. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET)
  3051. #define CONFIG_SYS_FSL_SEC_ADDR \
  3052. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
  3053. #define CONFIG_SYS_FSL_FM1_ADDR \
  3054. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
  3055. #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \
  3056. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
  3057. #define CONFIG_SYS_FSL_FM2_ADDR \
  3058. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM2_OFFSET)
  3059. #define CONFIG_SYS_FSL_SRIO_ADDR \
  3060. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SRIO_OFFSET)
  3061. #define CONFIG_SYS_PCI1_ADDR \
  3062. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI1_OFFSET)
  3063. #define CONFIG_SYS_PCI2_ADDR \
  3064. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI2_OFFSET)
  3065. #define CONFIG_SYS_PCIE1_ADDR \
  3066. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE1_OFFSET)
  3067. #define CONFIG_SYS_PCIE2_ADDR \
  3068. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE2_OFFSET)
  3069. #define CONFIG_SYS_PCIE3_ADDR \
  3070. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE3_OFFSET)
  3071. #define CONFIG_SYS_PCIE4_ADDR \
  3072. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE4_OFFSET)
  3073. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  3074. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  3075. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  3076. struct ccsr_cluster_l2 {
  3077. u32 l2csr0; /* 0x000 L2 cache control and status register 0 */
  3078. u32 l2csr1; /* 0x004 L2 cache control and status register 1 */
  3079. u32 l2cfg0; /* 0x008 L2 cache configuration register 0 */
  3080. u8 res_0c[500];/* 0x00c - 0x1ff */
  3081. u32 l2pir0; /* 0x200 L2 cache partitioning ID register 0 */
  3082. u8 res_204[4];
  3083. u32 l2par0; /* 0x208 L2 cache partitioning allocation register 0 */
  3084. u32 l2pwr0; /* 0x20c L2 cache partitioning way register 0 */
  3085. u32 l2pir1; /* 0x210 L2 cache partitioning ID register 1 */
  3086. u8 res_214[4];
  3087. u32 l2par1; /* 0x218 L2 cache partitioning allocation register 1 */
  3088. u32 l2pwr1; /* 0x21c L2 cache partitioning way register 1 */
  3089. u32 u2pir2; /* 0x220 L2 cache partitioning ID register 2 */
  3090. u8 res_224[4];
  3091. u32 l2par2; /* 0x228 L2 cache partitioning allocation register 2 */
  3092. u32 l2pwr2; /* 0x22c L2 cache partitioning way register 2 */
  3093. u32 l2pir3; /* 0x230 L2 cache partitioning ID register 3 */
  3094. u8 res_234[4];
  3095. u32 l2par3; /* 0x238 L2 cache partitining allocation register 3 */
  3096. u32 l2pwr3; /* 0x23c L2 cache partitining way register 3 */
  3097. u32 l2pir4; /* 0x240 L2 cache partitioning ID register 3 */
  3098. u8 res244[4];
  3099. u32 l2par4; /* 0x248 L2 cache partitioning allocation register 3 */
  3100. u32 l2pwr4; /* 0x24c L2 cache partitioning way register 3 */
  3101. u32 l2pir5; /* 0x250 L2 cache partitioning ID register 3 */
  3102. u8 res_254[4];
  3103. u32 l2par5; /* 0x258 L2 cache partitioning allocation register 3 */
  3104. u32 l2pwr5; /* 0x25c L2 cache partitioning way register 3 */
  3105. u32 l2pir6; /* 0x260 L2 cache partitioning ID register 3 */
  3106. u8 res_264[4];
  3107. u32 l2par6; /* 0x268 L2 cache partitioning allocation register 3 */
  3108. u32 l2pwr6; /* 0x26c L2 cache partitioning way register 3 */
  3109. u32 l2pir7; /* 0x270 L2 cache partitioning ID register 3 */
  3110. u8 res274[4];
  3111. u32 l2par7; /* 0x278 L2 cache partitioning allocation register 3 */
  3112. u32 l2pwr7; /* 0x27c L2 cache partitioning way register 3 */
  3113. u8 res_280[0xb80]; /* 0x280 - 0xdff */
  3114. u32 l2errinjhi; /* 0xe00 L2 cache error injection mask high */
  3115. u32 l2errinjlo; /* 0xe04 L2 cache error injection mask low */
  3116. u32 l2errinjctl;/* 0xe08 L2 cache error injection control */
  3117. u8 res_e0c[20]; /* 0xe0c - 0x01f */
  3118. u32 l2captdatahi; /* 0xe20 L2 cache error capture data high */
  3119. u32 l2captdatalo; /* 0xe24 L2 cache error capture data low */
  3120. u32 l2captecc; /* 0xe28 L2 cache error capture ECC syndrome */
  3121. u8 res_e2c[20]; /* 0xe2c - 0xe3f */
  3122. u32 l2errdet; /* 0xe40 L2 cache error detect */
  3123. u32 l2errdis; /* 0xe44 L2 cache error disable */
  3124. u32 l2errinten; /* 0xe48 L2 cache error interrupt enable */
  3125. u32 l2errattr; /* 0xe4c L2 cache error attribute */
  3126. u32 l2erreaddr; /* 0xe50 L2 cache error extended address */
  3127. u32 l2erraddr; /* 0xe54 L2 cache error address */
  3128. u32 l2errctl; /* 0xe58 L2 cache error control */
  3129. };
  3130. #define CONFIG_SYS_FSL_CLUSTER_1_L2 \
  3131. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET)
  3132. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  3133. #define CONFIG_SYS_DCSR_DCFG_OFFSET 0X20000
  3134. struct dcsr_dcfg_regs {
  3135. u8 res_0[0x520];
  3136. u32 ecccr1;
  3137. #define DCSR_DCFG_ECC_DISABLE_USB1 0x00008000
  3138. #define DCSR_DCFG_ECC_DISABLE_USB2 0x00004000
  3139. u8 res_524[0x1000 - 0x524]; /* 0x524 - 0x1000 */
  3140. };
  3141. #endif /*__IMMAP_85xx__*/