ls2080ardb.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <errno.h>
  9. #include <netdev.h>
  10. #include <fsl_ifc.h>
  11. #include <fsl_ddr.h>
  12. #include <asm/io.h>
  13. #include <hwconfig.h>
  14. #include <fdt_support.h>
  15. #include <libfdt.h>
  16. #include <fsl-mc/fsl_mc.h>
  17. #include <environment.h>
  18. #include <i2c.h>
  19. #include <asm/arch/soc.h>
  20. #include <fsl_sec.h>
  21. #include "../common/qixis.h"
  22. #include "ls2080ardb_qixis.h"
  23. #include "../common/vid.h"
  24. #define PIN_MUX_SEL_SDHC 0x00
  25. #define PIN_MUX_SEL_DSPI 0x0a
  26. #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
  27. DECLARE_GLOBAL_DATA_PTR;
  28. enum {
  29. MUX_TYPE_SDHC,
  30. MUX_TYPE_DSPI,
  31. };
  32. unsigned long long get_qixis_addr(void)
  33. {
  34. unsigned long long addr;
  35. if (gd->flags & GD_FLG_RELOC)
  36. addr = QIXIS_BASE_PHYS;
  37. else
  38. addr = QIXIS_BASE_PHYS_EARLY;
  39. /*
  40. * IFC address under 256MB is mapped to 0x30000000, any address above
  41. * is mapped to 0x5_10000000 up to 4GB.
  42. */
  43. addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
  44. return addr;
  45. }
  46. int checkboard(void)
  47. {
  48. u8 sw;
  49. char buf[15];
  50. cpu_name(buf);
  51. printf("Board: %s-RDB, ", buf);
  52. sw = QIXIS_READ(arch);
  53. printf("Board Arch: V%d, ", sw >> 4);
  54. printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
  55. sw = QIXIS_READ(brdcfg[0]);
  56. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  57. if (sw < 0x8)
  58. printf("vBank: %d\n", sw);
  59. else if (sw == 0x9)
  60. puts("NAND\n");
  61. else
  62. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  63. printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
  64. puts("SERDES1 Reference : ");
  65. printf("Clock1 = 156.25MHz ");
  66. printf("Clock2 = 156.25MHz");
  67. puts("\nSERDES2 Reference : ");
  68. printf("Clock1 = 100MHz ");
  69. printf("Clock2 = 100MHz\n");
  70. return 0;
  71. }
  72. unsigned long get_board_sys_clk(void)
  73. {
  74. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  75. switch (sysclk_conf & 0x0F) {
  76. case QIXIS_SYSCLK_83:
  77. return 83333333;
  78. case QIXIS_SYSCLK_100:
  79. return 100000000;
  80. case QIXIS_SYSCLK_125:
  81. return 125000000;
  82. case QIXIS_SYSCLK_133:
  83. return 133333333;
  84. case QIXIS_SYSCLK_150:
  85. return 150000000;
  86. case QIXIS_SYSCLK_160:
  87. return 160000000;
  88. case QIXIS_SYSCLK_166:
  89. return 166666666;
  90. }
  91. return 66666666;
  92. }
  93. int select_i2c_ch_pca9547(u8 ch)
  94. {
  95. int ret;
  96. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  97. if (ret) {
  98. puts("PCA: failed to select proper channel\n");
  99. return ret;
  100. }
  101. return 0;
  102. }
  103. int i2c_multiplexer_select_vid_channel(u8 channel)
  104. {
  105. return select_i2c_ch_pca9547(channel);
  106. }
  107. int config_board_mux(int ctrl_type)
  108. {
  109. u8 reg5;
  110. reg5 = QIXIS_READ(brdcfg[5]);
  111. switch (ctrl_type) {
  112. case MUX_TYPE_SDHC:
  113. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
  114. break;
  115. case MUX_TYPE_DSPI:
  116. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
  117. break;
  118. default:
  119. printf("Wrong mux interface type\n");
  120. return -1;
  121. }
  122. QIXIS_WRITE(brdcfg[5], reg5);
  123. return 0;
  124. }
  125. int board_init(void)
  126. {
  127. char *env_hwconfig;
  128. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  129. #ifdef CONFIG_FSL_MC_ENET
  130. u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
  131. #endif
  132. u32 val;
  133. init_final_memctl_regs();
  134. val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
  135. env_hwconfig = getenv("hwconfig");
  136. if (hwconfig_f("dspi", env_hwconfig) &&
  137. DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
  138. config_board_mux(MUX_TYPE_DSPI);
  139. else
  140. config_board_mux(MUX_TYPE_SDHC);
  141. #ifdef CONFIG_ENV_IS_NOWHERE
  142. gd->env_addr = (ulong)&default_environment[0];
  143. #endif
  144. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  145. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
  146. #ifdef CONFIG_FSL_MC_ENET
  147. /* invert AQR405 IRQ pins polarity */
  148. out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
  149. #endif
  150. return 0;
  151. }
  152. int board_early_init_f(void)
  153. {
  154. fsl_lsch3_early_init_f();
  155. return 0;
  156. }
  157. int misc_init_r(void)
  158. {
  159. if (hwconfig("sdhc"))
  160. config_board_mux(MUX_TYPE_SDHC);
  161. if (adjust_vdd(0))
  162. printf("Warning: Adjusting core voltage failed.\n");
  163. return 0;
  164. }
  165. void detail_board_ddr_info(void)
  166. {
  167. puts("\nDDR ");
  168. print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
  169. print_ddr_info(0);
  170. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  171. if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
  172. puts("\nDP-DDR ");
  173. print_size(gd->bd->bi_dram[2].size, "");
  174. print_ddr_info(CONFIG_DP_DDR_CTRL);
  175. }
  176. #endif
  177. }
  178. int dram_init(void)
  179. {
  180. gd->ram_size = initdram(0);
  181. return 0;
  182. }
  183. #if defined(CONFIG_ARCH_MISC_INIT)
  184. int arch_misc_init(void)
  185. {
  186. #ifdef CONFIG_FSL_CAAM
  187. sec_init();
  188. #endif
  189. return 0;
  190. }
  191. #endif
  192. #ifdef CONFIG_FSL_MC_ENET
  193. void fdt_fixup_board_enet(void *fdt)
  194. {
  195. int offset;
  196. offset = fdt_path_offset(fdt, "/soc/fsl-mc");
  197. if (offset < 0)
  198. offset = fdt_path_offset(fdt, "/fsl-mc");
  199. if (offset < 0) {
  200. printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
  201. __func__, offset);
  202. return;
  203. }
  204. if (get_mc_boot_status() == 0)
  205. fdt_status_okay(fdt, offset);
  206. else
  207. fdt_status_fail(fdt, offset);
  208. }
  209. void board_quiesce_devices(void)
  210. {
  211. fsl_mc_ldpaa_exit(gd->bd);
  212. }
  213. #endif
  214. #ifdef CONFIG_OF_BOARD_SETUP
  215. int ft_board_setup(void *blob, bd_t *bd)
  216. {
  217. u64 base[CONFIG_NR_DRAM_BANKS];
  218. u64 size[CONFIG_NR_DRAM_BANKS];
  219. ft_cpu_setup(blob, bd);
  220. /* fixup DT for the two GPP DDR banks */
  221. base[0] = gd->bd->bi_dram[0].start;
  222. size[0] = gd->bd->bi_dram[0].size;
  223. base[1] = gd->bd->bi_dram[1].start;
  224. size[1] = gd->bd->bi_dram[1].size;
  225. fdt_fixup_memory_banks(blob, base, size, 2);
  226. fsl_fdt_fixup_dr_usb(blob, bd);
  227. #ifdef CONFIG_FSL_MC_ENET
  228. fdt_fixup_board_enet(blob);
  229. #endif
  230. return 0;
  231. }
  232. #endif
  233. void qixis_dump_switch(void)
  234. {
  235. int i, nr_of_cfgsw;
  236. QIXIS_WRITE(cms[0], 0x00);
  237. nr_of_cfgsw = QIXIS_READ(cms[1]);
  238. puts("DIP switch settings dump:\n");
  239. for (i = 1; i <= nr_of_cfgsw; i++) {
  240. QIXIS_WRITE(cms[0], i);
  241. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  242. }
  243. }
  244. /*
  245. * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
  246. * Both slots has 0x54, resulting 2nd slot unusable.
  247. */
  248. void update_spd_address(unsigned int ctrl_num,
  249. unsigned int slot,
  250. unsigned int *addr)
  251. {
  252. u8 sw;
  253. sw = QIXIS_READ(arch);
  254. if ((sw & 0xf) < 0x3) {
  255. if (ctrl_num == 1 && slot == 0)
  256. *addr = SPD_EEPROM_ADDRESS4;
  257. else if (ctrl_num == 1 && slot == 1)
  258. *addr = SPD_EEPROM_ADDRESS3;
  259. }
  260. }