core.h 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /**
  2. * core.h - DesignWare USB3 DRD Core Header
  3. *
  4. * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.h) and ported
  10. * to uboot.
  11. *
  12. * commit 460d098cb6 : usb: dwc3: make HIRD threshold configurable
  13. *
  14. * SPDX-License-Identifier: GPL-2.0
  15. *
  16. */
  17. #ifndef __DRIVERS_USB_DWC3_CORE_H
  18. #define __DRIVERS_USB_DWC3_CORE_H
  19. #include <linux/ioport.h>
  20. #include <linux/usb/ch9.h>
  21. #include <linux/usb/otg.h>
  22. #define DWC3_MSG_MAX 500
  23. /* Global constants */
  24. #define DWC3_EP0_BOUNCE_SIZE 512
  25. #define DWC3_ENDPOINTS_NUM 32
  26. #define DWC3_XHCI_RESOURCES_NUM 2
  27. #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
  28. #define DWC3_EVENT_SIZE 4 /* bytes */
  29. #define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
  30. #define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
  31. #define DWC3_EVENT_TYPE_MASK 0xfe
  32. #define DWC3_EVENT_TYPE_DEV 0
  33. #define DWC3_EVENT_TYPE_CARKIT 3
  34. #define DWC3_EVENT_TYPE_I2C 4
  35. #define DWC3_DEVICE_EVENT_DISCONNECT 0
  36. #define DWC3_DEVICE_EVENT_RESET 1
  37. #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
  38. #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
  39. #define DWC3_DEVICE_EVENT_WAKEUP 4
  40. #define DWC3_DEVICE_EVENT_HIBER_REQ 5
  41. #define DWC3_DEVICE_EVENT_EOPF 6
  42. #define DWC3_DEVICE_EVENT_SOF 7
  43. #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
  44. #define DWC3_DEVICE_EVENT_CMD_CMPL 10
  45. #define DWC3_DEVICE_EVENT_OVERFLOW 11
  46. #define DWC3_GEVNTCOUNT_MASK 0xfffc
  47. #define DWC3_GSNPSID_MASK 0xffff0000
  48. #define DWC3_GSNPSREV_MASK 0xffff
  49. /* DWC3 registers memory space boundries */
  50. #define DWC3_XHCI_REGS_START 0x0
  51. #define DWC3_XHCI_REGS_END 0x7fff
  52. #define DWC3_GLOBALS_REGS_START 0xc100
  53. #define DWC3_GLOBALS_REGS_END 0xc6ff
  54. #define DWC3_DEVICE_REGS_START 0xc700
  55. #define DWC3_DEVICE_REGS_END 0xcbff
  56. #define DWC3_OTG_REGS_START 0xcc00
  57. #define DWC3_OTG_REGS_END 0xccff
  58. /* Global Registers */
  59. #define DWC3_GSBUSCFG0 0xc100
  60. #define DWC3_GSBUSCFG1 0xc104
  61. #define DWC3_GTXTHRCFG 0xc108
  62. #define DWC3_GRXTHRCFG 0xc10c
  63. #define DWC3_GCTL 0xc110
  64. #define DWC3_GEVTEN 0xc114
  65. #define DWC3_GSTS 0xc118
  66. #define DWC3_GSNPSID 0xc120
  67. #define DWC3_GGPIO 0xc124
  68. #define DWC3_GUID 0xc128
  69. #define DWC3_GUCTL 0xc12c
  70. #define DWC3_GBUSERRADDR0 0xc130
  71. #define DWC3_GBUSERRADDR1 0xc134
  72. #define DWC3_GPRTBIMAP0 0xc138
  73. #define DWC3_GPRTBIMAP1 0xc13c
  74. #define DWC3_GHWPARAMS0 0xc140
  75. #define DWC3_GHWPARAMS1 0xc144
  76. #define DWC3_GHWPARAMS2 0xc148
  77. #define DWC3_GHWPARAMS3 0xc14c
  78. #define DWC3_GHWPARAMS4 0xc150
  79. #define DWC3_GHWPARAMS5 0xc154
  80. #define DWC3_GHWPARAMS6 0xc158
  81. #define DWC3_GHWPARAMS7 0xc15c
  82. #define DWC3_GDBGFIFOSPACE 0xc160
  83. #define DWC3_GDBGLTSSM 0xc164
  84. #define DWC3_GPRTBIMAP_HS0 0xc180
  85. #define DWC3_GPRTBIMAP_HS1 0xc184
  86. #define DWC3_GPRTBIMAP_FS0 0xc188
  87. #define DWC3_GPRTBIMAP_FS1 0xc18c
  88. #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
  89. #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
  90. #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
  91. #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
  92. #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
  93. #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
  94. #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
  95. #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
  96. #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
  97. #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
  98. #define DWC3_GHWPARAMS8 0xc600
  99. /* Device Registers */
  100. #define DWC3_DCFG 0xc700
  101. #define DWC3_DCTL 0xc704
  102. #define DWC3_DEVTEN 0xc708
  103. #define DWC3_DSTS 0xc70c
  104. #define DWC3_DGCMDPAR 0xc710
  105. #define DWC3_DGCMD 0xc714
  106. #define DWC3_DALEPENA 0xc720
  107. #define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
  108. #define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
  109. #define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
  110. #define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
  111. /* OTG Registers */
  112. #define DWC3_OCFG 0xcc00
  113. #define DWC3_OCTL 0xcc04
  114. #define DWC3_OEVT 0xcc08
  115. #define DWC3_OEVTEN 0xcc0C
  116. #define DWC3_OSTS 0xcc10
  117. /* Bit fields */
  118. /* Global Configuration Register */
  119. #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
  120. #define DWC3_GCTL_U2RSTECN (1 << 16)
  121. #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
  122. #define DWC3_GCTL_CLK_BUS (0)
  123. #define DWC3_GCTL_CLK_PIPE (1)
  124. #define DWC3_GCTL_CLK_PIPEHALF (2)
  125. #define DWC3_GCTL_CLK_MASK (3)
  126. #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
  127. #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
  128. #define DWC3_GCTL_PRTCAP_HOST 1
  129. #define DWC3_GCTL_PRTCAP_DEVICE 2
  130. #define DWC3_GCTL_PRTCAP_OTG 3
  131. #define DWC3_GCTL_CORESOFTRESET (1 << 11)
  132. #define DWC3_GCTL_SOFITPSYNC (1 << 10)
  133. #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
  134. #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
  135. #define DWC3_GCTL_DISSCRAMBLE (1 << 3)
  136. #define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
  137. #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
  138. #define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
  139. /* Global USB2 PHY Configuration Register */
  140. #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
  141. #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
  142. /* Global USB3 PIPE Control Register */
  143. #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
  144. #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
  145. #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
  146. #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
  147. #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
  148. #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
  149. #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
  150. #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
  151. #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
  152. #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
  153. #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
  154. #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
  155. /* Global TX Fifo Size Register */
  156. #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
  157. #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
  158. /* Global Event Size Registers */
  159. #define DWC3_GEVNTSIZ_INTMASK (1 << 31)
  160. #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
  161. /* Global HWPARAMS1 Register */
  162. #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
  163. #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
  164. #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
  165. #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
  166. #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
  167. #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
  168. /* Global HWPARAMS3 Register */
  169. #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
  170. #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
  171. #define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
  172. #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
  173. #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
  174. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
  175. #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
  176. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
  177. #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
  178. #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
  179. #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
  180. /* Global HWPARAMS4 Register */
  181. #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
  182. #define DWC3_MAX_HIBER_SCRATCHBUFS 15
  183. /* Global HWPARAMS6 Register */
  184. #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
  185. /* Device Configuration Register */
  186. #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
  187. #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
  188. #define DWC3_DCFG_SPEED_MASK (7 << 0)
  189. #define DWC3_DCFG_SUPERSPEED (4 << 0)
  190. #define DWC3_DCFG_HIGHSPEED (0 << 0)
  191. #define DWC3_DCFG_FULLSPEED2 (1 << 0)
  192. #define DWC3_DCFG_LOWSPEED (2 << 0)
  193. #define DWC3_DCFG_FULLSPEED1 (3 << 0)
  194. #define DWC3_DCFG_LPM_CAP (1 << 22)
  195. /* Device Control Register */
  196. #define DWC3_DCTL_RUN_STOP (1 << 31)
  197. #define DWC3_DCTL_CSFTRST (1 << 30)
  198. #define DWC3_DCTL_LSFTRST (1 << 29)
  199. #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
  200. #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
  201. #define DWC3_DCTL_APPL1RES (1 << 23)
  202. /* These apply for core versions 1.87a and earlier */
  203. #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
  204. #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
  205. #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
  206. #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
  207. #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
  208. #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
  209. #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
  210. /* These apply for core versions 1.94a and later */
  211. #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
  212. #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
  213. #define DWC3_DCTL_KEEP_CONNECT (1 << 19)
  214. #define DWC3_DCTL_L1_HIBER_EN (1 << 18)
  215. #define DWC3_DCTL_CRS (1 << 17)
  216. #define DWC3_DCTL_CSS (1 << 16)
  217. #define DWC3_DCTL_INITU2ENA (1 << 12)
  218. #define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
  219. #define DWC3_DCTL_INITU1ENA (1 << 10)
  220. #define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
  221. #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
  222. #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
  223. #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
  224. #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
  225. #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
  226. #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
  227. #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
  228. #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
  229. #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
  230. #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
  231. /* Device Event Enable Register */
  232. #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
  233. #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
  234. #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
  235. #define DWC3_DEVTEN_ERRTICERREN (1 << 9)
  236. #define DWC3_DEVTEN_SOFEN (1 << 7)
  237. #define DWC3_DEVTEN_EOPFEN (1 << 6)
  238. #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
  239. #define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
  240. #define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
  241. #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
  242. #define DWC3_DEVTEN_USBRSTEN (1 << 1)
  243. #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
  244. /* Device Status Register */
  245. #define DWC3_DSTS_DCNRD (1 << 29)
  246. /* This applies for core versions 1.87a and earlier */
  247. #define DWC3_DSTS_PWRUPREQ (1 << 24)
  248. /* These apply for core versions 1.94a and later */
  249. #define DWC3_DSTS_RSS (1 << 25)
  250. #define DWC3_DSTS_SSS (1 << 24)
  251. #define DWC3_DSTS_COREIDLE (1 << 23)
  252. #define DWC3_DSTS_DEVCTRLHLT (1 << 22)
  253. #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
  254. #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
  255. #define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
  256. #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
  257. #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
  258. #define DWC3_DSTS_CONNECTSPD (7 << 0)
  259. #define DWC3_DSTS_SUPERSPEED (4 << 0)
  260. #define DWC3_DSTS_HIGHSPEED (0 << 0)
  261. #define DWC3_DSTS_FULLSPEED2 (1 << 0)
  262. #define DWC3_DSTS_LOWSPEED (2 << 0)
  263. #define DWC3_DSTS_FULLSPEED1 (3 << 0)
  264. /* Device Generic Command Register */
  265. #define DWC3_DGCMD_SET_LMP 0x01
  266. #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
  267. #define DWC3_DGCMD_XMIT_FUNCTION 0x03
  268. /* These apply for core versions 1.94a and later */
  269. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
  270. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
  271. #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
  272. #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
  273. #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
  274. #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
  275. #define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
  276. #define DWC3_DGCMD_CMDACT (1 << 10)
  277. #define DWC3_DGCMD_CMDIOC (1 << 8)
  278. /* Device Generic Command Parameter Register */
  279. #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
  280. #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
  281. #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
  282. #define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
  283. #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
  284. #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
  285. /* Device Endpoint Command Register */
  286. #define DWC3_DEPCMD_PARAM_SHIFT 16
  287. #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
  288. #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
  289. #define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
  290. #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
  291. #define DWC3_DEPCMD_CMDACT (1 << 10)
  292. #define DWC3_DEPCMD_CMDIOC (1 << 8)
  293. #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
  294. #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
  295. #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
  296. #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
  297. #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
  298. #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
  299. /* This applies for core versions 1.90a and earlier */
  300. #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
  301. /* This applies for core versions 1.94a and later */
  302. #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
  303. #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
  304. #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
  305. /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
  306. #define DWC3_DALEPENA_EP(n) (1 << n)
  307. #define DWC3_DEPCMD_TYPE_CONTROL 0
  308. #define DWC3_DEPCMD_TYPE_ISOC 1
  309. #define DWC3_DEPCMD_TYPE_BULK 2
  310. #define DWC3_DEPCMD_TYPE_INTR 3
  311. /* Structures */
  312. struct dwc3_trb;
  313. /**
  314. * struct dwc3_event_buffer - Software event buffer representation
  315. * @buf: _THE_ buffer
  316. * @length: size of this buffer
  317. * @lpos: event offset
  318. * @count: cache of last read event count register
  319. * @flags: flags related to this event buffer
  320. * @dma: dma_addr_t
  321. * @dwc: pointer to DWC controller
  322. */
  323. struct dwc3_event_buffer {
  324. void *buf;
  325. unsigned length;
  326. unsigned int lpos;
  327. unsigned int count;
  328. unsigned int flags;
  329. #define DWC3_EVENT_PENDING BIT(0)
  330. dma_addr_t dma;
  331. struct dwc3 *dwc;
  332. };
  333. #define DWC3_EP_FLAG_STALLED (1 << 0)
  334. #define DWC3_EP_FLAG_WEDGED (1 << 1)
  335. #define DWC3_EP_DIRECTION_TX true
  336. #define DWC3_EP_DIRECTION_RX false
  337. #define DWC3_TRB_NUM 32
  338. #define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
  339. /**
  340. * struct dwc3_ep - device side endpoint representation
  341. * @endpoint: usb endpoint
  342. * @request_list: list of requests for this endpoint
  343. * @req_queued: list of requests on this ep which have TRBs setup
  344. * @trb_pool: array of transaction buffers
  345. * @trb_pool_dma: dma address of @trb_pool
  346. * @free_slot: next slot which is going to be used
  347. * @busy_slot: first slot which is owned by HW
  348. * @desc: usb_endpoint_descriptor pointer
  349. * @dwc: pointer to DWC controller
  350. * @saved_state: ep state saved during hibernation
  351. * @flags: endpoint flags (wedged, stalled, ...)
  352. * @current_trb: index of current used trb
  353. * @number: endpoint number (1 - 15)
  354. * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
  355. * @resource_index: Resource transfer index
  356. * @interval: the interval on which the ISOC transfer is started
  357. * @name: a human readable name e.g. ep1out-bulk
  358. * @direction: true for TX, false for RX
  359. * @stream_capable: true when streams are enabled
  360. */
  361. struct dwc3_ep {
  362. struct usb_ep endpoint;
  363. struct list_head request_list;
  364. struct list_head req_queued;
  365. struct dwc3_trb *trb_pool;
  366. dma_addr_t trb_pool_dma;
  367. u32 free_slot;
  368. u32 busy_slot;
  369. const struct usb_ss_ep_comp_descriptor *comp_desc;
  370. struct dwc3 *dwc;
  371. u32 saved_state;
  372. unsigned flags;
  373. #define DWC3_EP_ENABLED (1 << 0)
  374. #define DWC3_EP_STALL (1 << 1)
  375. #define DWC3_EP_WEDGE (1 << 2)
  376. #define DWC3_EP_BUSY (1 << 4)
  377. #define DWC3_EP_PENDING_REQUEST (1 << 5)
  378. #define DWC3_EP_MISSED_ISOC (1 << 6)
  379. /* This last one is specific to EP0 */
  380. #define DWC3_EP0_DIR_IN (1 << 31)
  381. unsigned current_trb;
  382. u8 number;
  383. u8 type;
  384. u8 resource_index;
  385. u32 interval;
  386. char name[20];
  387. unsigned direction:1;
  388. unsigned stream_capable:1;
  389. };
  390. enum dwc3_phy {
  391. DWC3_PHY_UNKNOWN = 0,
  392. DWC3_PHY_USB3,
  393. DWC3_PHY_USB2,
  394. };
  395. enum dwc3_ep0_next {
  396. DWC3_EP0_UNKNOWN = 0,
  397. DWC3_EP0_COMPLETE,
  398. DWC3_EP0_NRDY_DATA,
  399. DWC3_EP0_NRDY_STATUS,
  400. };
  401. enum dwc3_ep0_state {
  402. EP0_UNCONNECTED = 0,
  403. EP0_SETUP_PHASE,
  404. EP0_DATA_PHASE,
  405. EP0_STATUS_PHASE,
  406. };
  407. enum dwc3_link_state {
  408. /* In SuperSpeed */
  409. DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
  410. DWC3_LINK_STATE_U1 = 0x01,
  411. DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
  412. DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
  413. DWC3_LINK_STATE_SS_DIS = 0x04,
  414. DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
  415. DWC3_LINK_STATE_SS_INACT = 0x06,
  416. DWC3_LINK_STATE_POLL = 0x07,
  417. DWC3_LINK_STATE_RECOV = 0x08,
  418. DWC3_LINK_STATE_HRESET = 0x09,
  419. DWC3_LINK_STATE_CMPLY = 0x0a,
  420. DWC3_LINK_STATE_LPBK = 0x0b,
  421. DWC3_LINK_STATE_RESET = 0x0e,
  422. DWC3_LINK_STATE_RESUME = 0x0f,
  423. DWC3_LINK_STATE_MASK = 0x0f,
  424. };
  425. /* TRB Length, PCM and Status */
  426. #define DWC3_TRB_SIZE_MASK (0x00ffffff)
  427. #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
  428. #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
  429. #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
  430. #define DWC3_TRBSTS_OK 0
  431. #define DWC3_TRBSTS_MISSED_ISOC 1
  432. #define DWC3_TRBSTS_SETUP_PENDING 2
  433. #define DWC3_TRB_STS_XFER_IN_PROG 4
  434. /* TRB Control */
  435. #define DWC3_TRB_CTRL_HWO (1 << 0)
  436. #define DWC3_TRB_CTRL_LST (1 << 1)
  437. #define DWC3_TRB_CTRL_CHN (1 << 2)
  438. #define DWC3_TRB_CTRL_CSP (1 << 3)
  439. #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
  440. #define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
  441. #define DWC3_TRB_CTRL_IOC (1 << 11)
  442. #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
  443. #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
  444. #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
  445. #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
  446. #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
  447. #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
  448. #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
  449. #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
  450. #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
  451. /**
  452. * struct dwc3_trb - transfer request block (hw format)
  453. * @bpl: DW0-3
  454. * @bph: DW4-7
  455. * @size: DW8-B
  456. * @trl: DWC-F
  457. */
  458. struct dwc3_trb {
  459. u32 bpl;
  460. u32 bph;
  461. u32 size;
  462. u32 ctrl;
  463. } __packed;
  464. /**
  465. * dwc3_hwparams - copy of HWPARAMS registers
  466. * @hwparams0 - GHWPARAMS0
  467. * @hwparams1 - GHWPARAMS1
  468. * @hwparams2 - GHWPARAMS2
  469. * @hwparams3 - GHWPARAMS3
  470. * @hwparams4 - GHWPARAMS4
  471. * @hwparams5 - GHWPARAMS5
  472. * @hwparams6 - GHWPARAMS6
  473. * @hwparams7 - GHWPARAMS7
  474. * @hwparams8 - GHWPARAMS8
  475. */
  476. struct dwc3_hwparams {
  477. u32 hwparams0;
  478. u32 hwparams1;
  479. u32 hwparams2;
  480. u32 hwparams3;
  481. u32 hwparams4;
  482. u32 hwparams5;
  483. u32 hwparams6;
  484. u32 hwparams7;
  485. u32 hwparams8;
  486. };
  487. /* HWPARAMS0 */
  488. #define DWC3_MODE(n) ((n) & 0x7)
  489. #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
  490. /* HWPARAMS1 */
  491. #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
  492. /* HWPARAMS3 */
  493. #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
  494. #define DWC3_NUM_EPS_MASK (0x3f << 12)
  495. #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
  496. (DWC3_NUM_EPS_MASK)) >> 12)
  497. #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
  498. (DWC3_NUM_IN_EPS_MASK)) >> 18)
  499. /* HWPARAMS7 */
  500. #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
  501. struct dwc3_request {
  502. struct usb_request request;
  503. struct list_head list;
  504. struct dwc3_ep *dep;
  505. u32 start_slot;
  506. u8 epnum;
  507. struct dwc3_trb *trb;
  508. dma_addr_t trb_dma;
  509. unsigned direction:1;
  510. unsigned mapped:1;
  511. unsigned queued:1;
  512. };
  513. /*
  514. * struct dwc3_scratchpad_array - hibernation scratchpad array
  515. * (format defined by hw)
  516. */
  517. struct dwc3_scratchpad_array {
  518. __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
  519. };
  520. /**
  521. * struct dwc3 - representation of our controller
  522. * @ctrl_req: usb control request which is used for ep0
  523. * @ep0_trb: trb which is used for the ctrl_req
  524. * @ep0_bounce: bounce buffer for ep0
  525. * @setup_buf: used while precessing STD USB requests
  526. * @ctrl_req_addr: dma address of ctrl_req
  527. * @ep0_trb: dma address of ep0_trb
  528. * @ep0_usb_req: dummy req used while handling STD USB requests
  529. * @ep0_bounce_addr: dma address of ep0_bounce
  530. * @scratch_addr: dma address of scratchbuf
  531. * @lock: for synchronizing
  532. * @dev: pointer to our struct device
  533. * @xhci: pointer to our xHCI child
  534. * @event_buffer_list: a list of event buffers
  535. * @gadget: device side representation of the peripheral controller
  536. * @gadget_driver: pointer to the gadget driver
  537. * @regs: base address for our registers
  538. * @regs_size: address space size
  539. * @nr_scratch: number of scratch buffers
  540. * @num_event_buffers: calculated number of event buffers
  541. * @u1u2: only used on revisions <1.83a for workaround
  542. * @maximum_speed: maximum speed requested (mainly for testing purposes)
  543. * @revision: revision register contents
  544. * @dr_mode: requested mode of operation
  545. * @usb2_phy: pointer to USB2 PHY
  546. * @usb3_phy: pointer to USB3 PHY
  547. * @usb2_generic_phy: pointer to USB2 PHY
  548. * @usb3_generic_phy: pointer to USB3 PHY
  549. * @dcfg: saved contents of DCFG register
  550. * @gctl: saved contents of GCTL register
  551. * @isoch_delay: wValue from Set Isochronous Delay request;
  552. * @u2sel: parameter from Set SEL request.
  553. * @u2pel: parameter from Set SEL request.
  554. * @u1sel: parameter from Set SEL request.
  555. * @u1pel: parameter from Set SEL request.
  556. * @num_out_eps: number of out endpoints
  557. * @num_in_eps: number of in endpoints
  558. * @ep0_next_event: hold the next expected event
  559. * @ep0state: state of endpoint zero
  560. * @link_state: link state
  561. * @speed: device speed (super, high, full, low)
  562. * @mem: points to start of memory which is used for this struct.
  563. * @hwparams: copy of hwparams registers
  564. * @root: debugfs root folder pointer
  565. * @regset: debugfs pointer to regdump file
  566. * @test_mode: true when we're entering a USB test mode
  567. * @test_mode_nr: test feature selector
  568. * @lpm_nyet_threshold: LPM NYET response threshold
  569. * @hird_threshold: HIRD threshold
  570. * @delayed_status: true when gadget driver asks for delayed status
  571. * @ep0_bounced: true when we used bounce buffer
  572. * @ep0_expect_in: true when we expect a DATA IN transfer
  573. * @has_hibernation: true when dwc3 was configured with Hibernation
  574. * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
  575. * there's now way for software to detect this in runtime.
  576. * @is_utmi_l1_suspend: the core asserts output signal
  577. * 0 - utmi_sleep_n
  578. * 1 - utmi_l1_suspend_n
  579. * @is_selfpowered: true when we are selfpowered
  580. * @is_fpga: true when we are using the FPGA board
  581. * @needs_fifo_resize: not all users might want fifo resizing, flag it
  582. * @pullups_connected: true when Run/Stop bit is set
  583. * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
  584. * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
  585. * @start_config_issued: true when StartConfig command has been issued
  586. * @three_stage_setup: set if we perform a three phase setup
  587. * @disable_scramble_quirk: set if we enable the disable scramble quirk
  588. * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
  589. * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
  590. * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
  591. * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
  592. * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
  593. * @lfps_filter_quirk: set if we enable LFPS filter quirk
  594. * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
  595. * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
  596. * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
  597. * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
  598. * @tx_de_emphasis: Tx de-emphasis value
  599. * 0 - -6dB de-emphasis
  600. * 1 - -3.5dB de-emphasis
  601. * 2 - No de-emphasis
  602. * 3 - Reserved
  603. */
  604. struct dwc3 {
  605. struct usb_ctrlrequest *ctrl_req;
  606. struct dwc3_trb *ep0_trb;
  607. void *ep0_bounce;
  608. void *scratchbuf;
  609. u8 *setup_buf;
  610. dma_addr_t ctrl_req_addr;
  611. dma_addr_t ep0_trb_addr;
  612. dma_addr_t ep0_bounce_addr;
  613. dma_addr_t scratch_addr;
  614. struct dwc3_request ep0_usb_req;
  615. /* device lock */
  616. spinlock_t lock;
  617. struct device *dev;
  618. struct platform_device *xhci;
  619. struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
  620. struct dwc3_event_buffer **ev_buffs;
  621. struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
  622. struct usb_gadget gadget;
  623. struct usb_gadget_driver *gadget_driver;
  624. struct usb_phy *usb2_phy;
  625. struct usb_phy *usb3_phy;
  626. struct phy *usb2_generic_phy;
  627. struct phy *usb3_generic_phy;
  628. void __iomem *regs;
  629. size_t regs_size;
  630. enum usb_dr_mode dr_mode;
  631. /* used for suspend/resume */
  632. u32 dcfg;
  633. u32 gctl;
  634. u32 nr_scratch;
  635. u32 num_event_buffers;
  636. u32 u1u2;
  637. u32 maximum_speed;
  638. u32 revision;
  639. #define DWC3_REVISION_173A 0x5533173a
  640. #define DWC3_REVISION_175A 0x5533175a
  641. #define DWC3_REVISION_180A 0x5533180a
  642. #define DWC3_REVISION_183A 0x5533183a
  643. #define DWC3_REVISION_185A 0x5533185a
  644. #define DWC3_REVISION_187A 0x5533187a
  645. #define DWC3_REVISION_188A 0x5533188a
  646. #define DWC3_REVISION_190A 0x5533190a
  647. #define DWC3_REVISION_194A 0x5533194a
  648. #define DWC3_REVISION_200A 0x5533200a
  649. #define DWC3_REVISION_202A 0x5533202a
  650. #define DWC3_REVISION_210A 0x5533210a
  651. #define DWC3_REVISION_220A 0x5533220a
  652. #define DWC3_REVISION_230A 0x5533230a
  653. #define DWC3_REVISION_240A 0x5533240a
  654. #define DWC3_REVISION_250A 0x5533250a
  655. #define DWC3_REVISION_260A 0x5533260a
  656. #define DWC3_REVISION_270A 0x5533270a
  657. #define DWC3_REVISION_280A 0x5533280a
  658. enum dwc3_ep0_next ep0_next_event;
  659. enum dwc3_ep0_state ep0state;
  660. enum dwc3_link_state link_state;
  661. u16 isoch_delay;
  662. u16 u2sel;
  663. u16 u2pel;
  664. u8 u1sel;
  665. u8 u1pel;
  666. u8 speed;
  667. u8 num_out_eps;
  668. u8 num_in_eps;
  669. void *mem;
  670. struct dwc3_hwparams hwparams;
  671. struct dentry *root;
  672. struct debugfs_regset32 *regset;
  673. u8 test_mode;
  674. u8 test_mode_nr;
  675. u8 lpm_nyet_threshold;
  676. u8 hird_threshold;
  677. unsigned delayed_status:1;
  678. unsigned ep0_bounced:1;
  679. unsigned ep0_expect_in:1;
  680. unsigned has_hibernation:1;
  681. unsigned has_lpm_erratum:1;
  682. unsigned is_utmi_l1_suspend:1;
  683. unsigned is_selfpowered:1;
  684. unsigned is_fpga:1;
  685. unsigned needs_fifo_resize:1;
  686. unsigned pullups_connected:1;
  687. unsigned resize_fifos:1;
  688. unsigned setup_packet_pending:1;
  689. unsigned start_config_issued:1;
  690. unsigned three_stage_setup:1;
  691. unsigned disable_scramble_quirk:1;
  692. unsigned u2exit_lfps_quirk:1;
  693. unsigned u2ss_inp3_quirk:1;
  694. unsigned req_p1p2p3_quirk:1;
  695. unsigned del_p1p2p3_quirk:1;
  696. unsigned del_phy_power_chg_quirk:1;
  697. unsigned lfps_filter_quirk:1;
  698. unsigned rx_detect_poll_quirk:1;
  699. unsigned dis_u3_susphy_quirk:1;
  700. unsigned dis_u2_susphy_quirk:1;
  701. unsigned tx_de_emphasis_quirk:1;
  702. unsigned tx_de_emphasis:2;
  703. };
  704. /* -------------------------------------------------------------------------- */
  705. /* -------------------------------------------------------------------------- */
  706. struct dwc3_event_type {
  707. u32 is_devspec:1;
  708. u32 type:7;
  709. u32 reserved8_31:24;
  710. } __packed;
  711. #define DWC3_DEPEVT_XFERCOMPLETE 0x01
  712. #define DWC3_DEPEVT_XFERINPROGRESS 0x02
  713. #define DWC3_DEPEVT_XFERNOTREADY 0x03
  714. #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
  715. #define DWC3_DEPEVT_STREAMEVT 0x06
  716. #define DWC3_DEPEVT_EPCMDCMPLT 0x07
  717. /**
  718. * dwc3_ep_event_string - returns event name
  719. * @event: then event code
  720. */
  721. static inline const char *dwc3_ep_event_string(u8 event)
  722. {
  723. switch (event) {
  724. case DWC3_DEPEVT_XFERCOMPLETE:
  725. return "Transfer Complete";
  726. case DWC3_DEPEVT_XFERINPROGRESS:
  727. return "Transfer In-Progress";
  728. case DWC3_DEPEVT_XFERNOTREADY:
  729. return "Transfer Not Ready";
  730. case DWC3_DEPEVT_RXTXFIFOEVT:
  731. return "FIFO";
  732. case DWC3_DEPEVT_STREAMEVT:
  733. return "Stream";
  734. case DWC3_DEPEVT_EPCMDCMPLT:
  735. return "Endpoint Command Complete";
  736. }
  737. return "UNKNOWN";
  738. }
  739. /**
  740. * struct dwc3_event_depvt - Device Endpoint Events
  741. * @one_bit: indicates this is an endpoint event (not used)
  742. * @endpoint_number: number of the endpoint
  743. * @endpoint_event: The event we have:
  744. * 0x00 - Reserved
  745. * 0x01 - XferComplete
  746. * 0x02 - XferInProgress
  747. * 0x03 - XferNotReady
  748. * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
  749. * 0x05 - Reserved
  750. * 0x06 - StreamEvt
  751. * 0x07 - EPCmdCmplt
  752. * @reserved11_10: Reserved, don't use.
  753. * @status: Indicates the status of the event. Refer to databook for
  754. * more information.
  755. * @parameters: Parameters of the current event. Refer to databook for
  756. * more information.
  757. */
  758. struct dwc3_event_depevt {
  759. u32 one_bit:1;
  760. u32 endpoint_number:5;
  761. u32 endpoint_event:4;
  762. u32 reserved11_10:2;
  763. u32 status:4;
  764. /* Within XferNotReady */
  765. #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
  766. /* Within XferComplete */
  767. #define DEPEVT_STATUS_BUSERR (1 << 0)
  768. #define DEPEVT_STATUS_SHORT (1 << 1)
  769. #define DEPEVT_STATUS_IOC (1 << 2)
  770. #define DEPEVT_STATUS_LST (1 << 3)
  771. /* Stream event only */
  772. #define DEPEVT_STREAMEVT_FOUND 1
  773. #define DEPEVT_STREAMEVT_NOTFOUND 2
  774. /* Control-only Status */
  775. #define DEPEVT_STATUS_CONTROL_DATA 1
  776. #define DEPEVT_STATUS_CONTROL_STATUS 2
  777. u32 parameters:16;
  778. } __packed;
  779. /**
  780. * struct dwc3_event_devt - Device Events
  781. * @one_bit: indicates this is a non-endpoint event (not used)
  782. * @device_event: indicates it's a device event. Should read as 0x00
  783. * @type: indicates the type of device event.
  784. * 0 - DisconnEvt
  785. * 1 - USBRst
  786. * 2 - ConnectDone
  787. * 3 - ULStChng
  788. * 4 - WkUpEvt
  789. * 5 - Reserved
  790. * 6 - EOPF
  791. * 7 - SOF
  792. * 8 - Reserved
  793. * 9 - ErrticErr
  794. * 10 - CmdCmplt
  795. * 11 - EvntOverflow
  796. * 12 - VndrDevTstRcved
  797. * @reserved15_12: Reserved, not used
  798. * @event_info: Information about this event
  799. * @reserved31_25: Reserved, not used
  800. */
  801. struct dwc3_event_devt {
  802. u32 one_bit:1;
  803. u32 device_event:7;
  804. u32 type:4;
  805. u32 reserved15_12:4;
  806. u32 event_info:9;
  807. u32 reserved31_25:7;
  808. } __packed;
  809. /**
  810. * struct dwc3_event_gevt - Other Core Events
  811. * @one_bit: indicates this is a non-endpoint event (not used)
  812. * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
  813. * @phy_port_number: self-explanatory
  814. * @reserved31_12: Reserved, not used.
  815. */
  816. struct dwc3_event_gevt {
  817. u32 one_bit:1;
  818. u32 device_event:7;
  819. u32 phy_port_number:4;
  820. u32 reserved31_12:20;
  821. } __packed;
  822. /**
  823. * union dwc3_event - representation of Event Buffer contents
  824. * @raw: raw 32-bit event
  825. * @type: the type of the event
  826. * @depevt: Device Endpoint Event
  827. * @devt: Device Event
  828. * @gevt: Global Event
  829. */
  830. union dwc3_event {
  831. u32 raw;
  832. struct dwc3_event_type type;
  833. struct dwc3_event_depevt depevt;
  834. struct dwc3_event_devt devt;
  835. struct dwc3_event_gevt gevt;
  836. };
  837. /**
  838. * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
  839. * parameters
  840. * @param2: third parameter
  841. * @param1: second parameter
  842. * @param0: first parameter
  843. */
  844. struct dwc3_gadget_ep_cmd_params {
  845. u32 param2;
  846. u32 param1;
  847. u32 param0;
  848. };
  849. /*
  850. * DWC3 Features to be used as Driver Data
  851. */
  852. #define DWC3_HAS_PERIPHERAL BIT(0)
  853. #define DWC3_HAS_XHCI BIT(1)
  854. #define DWC3_HAS_OTG BIT(3)
  855. /* prototypes */
  856. void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
  857. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
  858. #ifdef CONFIG_USB_DWC3_HOST
  859. int dwc3_host_init(struct dwc3 *dwc);
  860. void dwc3_host_exit(struct dwc3 *dwc);
  861. #else
  862. static inline int dwc3_host_init(struct dwc3 *dwc)
  863. { return 0; }
  864. static inline void dwc3_host_exit(struct dwc3 *dwc)
  865. { }
  866. #endif
  867. #ifdef CONFIG_USB_DWC3_GADGET
  868. int dwc3_gadget_init(struct dwc3 *dwc);
  869. void dwc3_gadget_exit(struct dwc3 *dwc);
  870. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
  871. int dwc3_gadget_get_link_state(struct dwc3 *dwc);
  872. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
  873. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  874. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
  875. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
  876. #else
  877. static inline int dwc3_gadget_init(struct dwc3 *dwc)
  878. { return 0; }
  879. static inline void dwc3_gadget_exit(struct dwc3 *dwc)
  880. { }
  881. static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  882. { return 0; }
  883. static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  884. { return 0; }
  885. static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
  886. enum dwc3_link_state state)
  887. { return 0; }
  888. static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  889. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  890. { return 0; }
  891. static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
  892. int cmd, u32 param)
  893. { return 0; }
  894. #endif
  895. #endif /* __DRIVERS_USB_DWC3_CORE_H */