immap_lsch3.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * LayerScape Internal Memory Map
  3. *
  4. * Copyright 2014 Freescale Semiconductor, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __ARCH_FSL_LSCH3_IMMAP_H_
  9. #define __ARCH_FSL_LSCH3_IMMAP_H_
  10. #define CONFIG_SYS_IMMR 0x01000000
  11. #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
  12. #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
  13. #define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
  14. #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
  15. #define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
  16. #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
  17. #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
  18. #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
  19. #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
  20. #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000)
  21. #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
  22. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
  23. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
  24. #define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
  25. #define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
  26. 0x18A0)
  27. #define FSL_PMU_PCTBENR_OFFSET (CONFIG_SYS_FSL_PMU_ADDR + 0x8A0)
  28. #define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
  29. #define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
  30. #define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
  31. #define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
  32. #define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
  33. #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
  34. #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
  35. #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
  36. #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
  37. #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
  38. #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
  39. #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
  40. #define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
  41. #define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02110000)
  42. /* TZ Address Space Controller Definitions */
  43. #define TZASC1_BASE 0x01100000 /* as per CCSR map. */
  44. #define TZASC2_BASE 0x01110000 /* as per CCSR map. */
  45. #define TZASC3_BASE 0x01120000 /* as per CCSR map. */
  46. #define TZASC4_BASE 0x01130000 /* as per CCSR map. */
  47. #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
  48. #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
  49. #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
  50. #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
  51. #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
  52. #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
  53. #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
  54. #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
  55. #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
  56. /* SATA */
  57. #define AHCI_BASE_ADDR1 (CONFIG_SYS_IMMR + 0x02200000)
  58. #define AHCI_BASE_ADDR2 (CONFIG_SYS_IMMR + 0x02210000)
  59. /* SFP */
  60. #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
  61. /* SEC */
  62. #define CONFIG_SYS_FSL_SEC_OFFSET 0x07000000ull
  63. #define CONFIG_SYS_FSL_JR0_OFFSET 0x07010000ull
  64. #define CONFIG_SYS_FSL_SEC_ADDR \
  65. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
  66. #define CONFIG_SYS_FSL_JR0_ADDR \
  67. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
  68. /* Security Monitor */
  69. #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
  70. /* MMU 500 */
  71. #define SMMU_SCR0 (SMMU_BASE + 0x0)
  72. #define SMMU_SCR1 (SMMU_BASE + 0x4)
  73. #define SMMU_SCR2 (SMMU_BASE + 0x8)
  74. #define SMMU_SACR (SMMU_BASE + 0x10)
  75. #define SMMU_IDR0 (SMMU_BASE + 0x20)
  76. #define SMMU_IDR1 (SMMU_BASE + 0x24)
  77. #define SMMU_NSCR0 (SMMU_BASE + 0x400)
  78. #define SMMU_NSCR2 (SMMU_BASE + 0x408)
  79. #define SMMU_NSACR (SMMU_BASE + 0x410)
  80. #define SCR0_CLIENTPD_MASK 0x00000001
  81. #define SCR0_USFCFG_MASK 0x00000400
  82. /* PCIe */
  83. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
  84. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
  85. #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
  86. #define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
  87. #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
  88. #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
  89. #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
  90. #define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
  91. /* LUT registers */
  92. #define PCIE_LUT_BASE 0x80000
  93. #define PCIE_LUT_LCTRL0 0x7F8
  94. #define PCIE_LUT_DBG 0x7FC
  95. #define PCIE_LUT_UDR(n) (0x800 + (n) * 8)
  96. #define PCIE_LUT_LDR(n) (0x804 + (n) * 8)
  97. #define PCIE_LUT_ENABLE (1 << 31)
  98. #define PCIE_LUT_ENTRY_COUNT 32
  99. /* Device Configuration */
  100. #define DCFG_BASE 0x01e00000
  101. #define DCFG_PORSR1 0x000
  102. #define DCFG_PORSR1_RCW_SRC 0xff800000
  103. #define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
  104. #define DCFG_RCWSR13 0x130
  105. #define DCFG_RCWSR13_DSPI (0 << 8)
  106. #define DCFG_RCWSR15 0x138
  107. #define DCFG_RCWSR15_IFCGRPABASE_QSPI 0x3
  108. #define DCFG_DCSR_BASE 0X700100000ULL
  109. #define DCFG_DCSR_PORCR1 0x000
  110. /* Interrupt Sampling Control */
  111. #define ISC_BASE 0x01F70000
  112. #define IRQCR_OFFSET 0x14
  113. /* Supplemental Configuration */
  114. #define SCFG_BASE 0x01fc0000
  115. #define SCFG_USB3PRM1CR 0x000
  116. #define SCFG_USB3PRM1CR_INIT 0x27672b2a
  117. #define SCFG_QSPICLKCTLR 0x10
  118. #define TP_ITYP_AV 0x00000001 /* Initiator available */
  119. #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
  120. #define TP_ITYP_TYPE_ARM 0x0
  121. #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
  122. #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */
  123. #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
  124. #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
  125. #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
  126. #define TY_ITYP_VER_A7 0x1
  127. #define TY_ITYP_VER_A53 0x2
  128. #define TY_ITYP_VER_A57 0x3
  129. #define TY_ITYP_VER_A72 0x4
  130. #define TP_CLUSTER_EOC 0x80000000 /* end of clusters */
  131. #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
  132. #define TP_INIT_PER_CLUSTER 4
  133. /* This is chassis generation 3 */
  134. struct sys_info {
  135. unsigned long freq_processor[CONFIG_MAX_CPUS];
  136. unsigned long freq_systembus;
  137. unsigned long freq_ddrbus;
  138. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  139. unsigned long freq_ddrbus2;
  140. #endif
  141. unsigned long freq_localbus;
  142. unsigned long freq_qe;
  143. #ifdef CONFIG_SYS_DPAA_FMAN
  144. unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
  145. #endif
  146. #ifdef CONFIG_SYS_DPAA_QBMAN
  147. unsigned long freq_qman;
  148. #endif
  149. #ifdef CONFIG_SYS_DPAA_PME
  150. unsigned long freq_pme;
  151. #endif
  152. };
  153. /* Global Utilities Block */
  154. struct ccsr_gur {
  155. u32 porsr1; /* POR status 1 */
  156. u32 porsr2; /* POR status 2 */
  157. u8 res_008[0x20-0x8];
  158. u32 gpporcr1; /* General-purpose POR configuration */
  159. u32 gpporcr2; /* General-purpose POR configuration 2 */
  160. #define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT 25
  161. #define FSL_CHASSIS3_DCFG_FUSESR_VID_MASK 0x1F
  162. #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT 20
  163. #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK 0x1F
  164. u32 dcfg_fusesr; /* Fuse status register */
  165. u32 gpporcr3;
  166. u32 gpporcr4;
  167. u8 res_034[0x70-0x34];
  168. u32 devdisr; /* Device disable control */
  169. u32 devdisr2; /* Device disable control 2 */
  170. u32 devdisr3; /* Device disable control 3 */
  171. u32 devdisr4; /* Device disable control 4 */
  172. u32 devdisr5; /* Device disable control 5 */
  173. u32 devdisr6; /* Device disable control 6 */
  174. u32 devdisr7; /* Device disable control 7 */
  175. #define FSL_CHASSIS3_DEVDISR2_DPMAC1 0x00000001
  176. #define FSL_CHASSIS3_DEVDISR2_DPMAC2 0x00000002
  177. #define FSL_CHASSIS3_DEVDISR2_DPMAC3 0x00000004
  178. #define FSL_CHASSIS3_DEVDISR2_DPMAC4 0x00000008
  179. #define FSL_CHASSIS3_DEVDISR2_DPMAC5 0x00000010
  180. #define FSL_CHASSIS3_DEVDISR2_DPMAC6 0x00000020
  181. #define FSL_CHASSIS3_DEVDISR2_DPMAC7 0x00000040
  182. #define FSL_CHASSIS3_DEVDISR2_DPMAC8 0x00000080
  183. #define FSL_CHASSIS3_DEVDISR2_DPMAC9 0x00000100
  184. #define FSL_CHASSIS3_DEVDISR2_DPMAC10 0x00000200
  185. #define FSL_CHASSIS3_DEVDISR2_DPMAC11 0x00000400
  186. #define FSL_CHASSIS3_DEVDISR2_DPMAC12 0x00000800
  187. #define FSL_CHASSIS3_DEVDISR2_DPMAC13 0x00001000
  188. #define FSL_CHASSIS3_DEVDISR2_DPMAC14 0x00002000
  189. #define FSL_CHASSIS3_DEVDISR2_DPMAC15 0x00004000
  190. #define FSL_CHASSIS3_DEVDISR2_DPMAC16 0x00008000
  191. #define FSL_CHASSIS3_DEVDISR2_DPMAC17 0x00010000
  192. #define FSL_CHASSIS3_DEVDISR2_DPMAC18 0x00020000
  193. #define FSL_CHASSIS3_DEVDISR2_DPMAC19 0x00040000
  194. #define FSL_CHASSIS3_DEVDISR2_DPMAC20 0x00080000
  195. #define FSL_CHASSIS3_DEVDISR2_DPMAC21 0x00100000
  196. #define FSL_CHASSIS3_DEVDISR2_DPMAC22 0x00200000
  197. #define FSL_CHASSIS3_DEVDISR2_DPMAC23 0x00400000
  198. #define FSL_CHASSIS3_DEVDISR2_DPMAC24 0x00800000
  199. u8 res_08c[0x90-0x8c];
  200. u32 coredisru; /* uppper portion for support of 64 cores */
  201. u32 coredisrl; /* lower portion for support of 64 cores */
  202. u8 res_098[0xa0-0x98];
  203. u32 pvr; /* Processor version */
  204. u32 svr; /* System version */
  205. u32 mvr; /* Manufacturing version */
  206. u8 res_0ac[0x100-0xac];
  207. u32 rcwsr[32]; /* Reset control word status */
  208. #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT 2
  209. #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK 0x1f
  210. #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT 10
  211. #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK 0x3f
  212. #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT 18
  213. #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK 0x3f
  214. #define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK 0x00FF0000
  215. #define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT 16
  216. #define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK 0xFF000000
  217. #define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT 24
  218. #define RCW_SB_EN_REG_INDEX 9
  219. #define RCW_SB_EN_MASK 0x00000400
  220. u8 res_180[0x200-0x180];
  221. u32 scratchrw[32]; /* Scratch Read/Write */
  222. u8 res_280[0x300-0x280];
  223. u32 scratchw1r[4]; /* Scratch Read (Write once) */
  224. u8 res_310[0x400-0x310];
  225. u32 bootlocptrl; /* Boot location pointer low-order addr */
  226. u32 bootlocptrh; /* Boot location pointer high-order addr */
  227. u8 res_408[0x500-0x408];
  228. u8 res_500[0x740-0x500]; /* add more registers when needed */
  229. u32 tp_ityp[64]; /* Topology Initiator Type Register */
  230. struct {
  231. u32 upper;
  232. u32 lower;
  233. } tp_cluster[3]; /* Core Cluster n Topology Register */
  234. u8 res_858[0x1000-0x858];
  235. };
  236. struct ccsr_clk_cluster_group {
  237. struct {
  238. u8 res_00[0x10];
  239. u32 csr;
  240. u8 res_14[0x20-0x14];
  241. } hwncsr[3];
  242. u8 res_60[0x80-0x60];
  243. struct {
  244. u32 gsr;
  245. u8 res_84[0xa0-0x84];
  246. } pllngsr[3];
  247. u8 res_e0[0x100-0xe0];
  248. };
  249. struct ccsr_clk_ctrl {
  250. struct {
  251. u32 csr; /* core cluster n clock control status */
  252. u8 res_04[0x20-0x04];
  253. } clkcncsr[8];
  254. };
  255. struct ccsr_reset {
  256. u32 rstcr; /* 0x000 */
  257. u32 rstcrsp; /* 0x004 */
  258. u8 res_008[0x10-0x08]; /* 0x008 */
  259. u32 rstrqmr1; /* 0x010 */
  260. u32 rstrqmr2; /* 0x014 */
  261. u32 rstrqsr1; /* 0x018 */
  262. u32 rstrqsr2; /* 0x01c */
  263. u32 rstrqwdtmrl; /* 0x020 */
  264. u32 rstrqwdtmru; /* 0x024 */
  265. u8 res_028[0x30-0x28]; /* 0x028 */
  266. u32 rstrqwdtsrl; /* 0x030 */
  267. u32 rstrqwdtsru; /* 0x034 */
  268. u8 res_038[0x60-0x38]; /* 0x038 */
  269. u32 brrl; /* 0x060 */
  270. u32 brru; /* 0x064 */
  271. u8 res_068[0x80-0x68]; /* 0x068 */
  272. u32 pirset; /* 0x080 */
  273. u32 pirclr; /* 0x084 */
  274. u8 res_088[0x90-0x88]; /* 0x088 */
  275. u32 brcorenbr; /* 0x090 */
  276. u8 res_094[0x100-0x94]; /* 0x094 */
  277. u32 rcw_reqr; /* 0x100 */
  278. u32 rcw_completion; /* 0x104 */
  279. u8 res_108[0x110-0x108]; /* 0x108 */
  280. u32 pbi_reqr; /* 0x110 */
  281. u32 pbi_completion; /* 0x114 */
  282. u8 res_118[0xa00-0x118]; /* 0x118 */
  283. u32 qmbm_warmrst; /* 0xa00 */
  284. u32 soc_warmrst; /* 0xa04 */
  285. u8 res_a08[0xbf8-0xa08]; /* 0xa08 */
  286. u32 ip_rev1; /* 0xbf8 */
  287. u32 ip_rev2; /* 0xbfc */
  288. };
  289. uint get_svr(void);
  290. #endif /* __ARCH_FSL_LSCH3_IMMAP_H_ */