ti_qspi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <dm.h>
  14. #include <asm/gpio.h>
  15. #include <asm/omap_gpio.h>
  16. #include <asm/omap_common.h>
  17. #include <asm/ti-common/ti-edma3.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. /* ti qpsi register bit masks */
  20. #define QSPI_TIMEOUT 2000000
  21. #define QSPI_FCLK 192000000
  22. /* clock control */
  23. #define QSPI_CLK_EN BIT(31)
  24. #define QSPI_CLK_DIV_MAX 0xffff
  25. /* command */
  26. #define QSPI_EN_CS(n) (n << 28)
  27. #define QSPI_WLEN(n) ((n-1) << 19)
  28. #define QSPI_3_PIN BIT(18)
  29. #define QSPI_RD_SNGL BIT(16)
  30. #define QSPI_WR_SNGL (2 << 16)
  31. #define QSPI_INVAL (4 << 16)
  32. #define QSPI_RD_QUAD (7 << 16)
  33. /* device control */
  34. #define QSPI_DD(m, n) (m << (3 + n*8))
  35. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  36. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  37. #define QSPI_CKPOL(n) (1 << (n*8))
  38. /* status */
  39. #define QSPI_WC BIT(1)
  40. #define QSPI_BUSY BIT(0)
  41. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  42. #define QSPI_XFER_DONE QSPI_WC
  43. #define MM_SWITCH 0x01
  44. #define MEM_CS(cs) ((cs + 1) << 8)
  45. #define MEM_CS_UNSELECT 0xfffff0ff
  46. #define MMAP_START_ADDR_DRA 0x5c000000
  47. #define MMAP_START_ADDR_AM43x 0x30000000
  48. #define CORE_CTRL_IO 0x4a002558
  49. #define QSPI_CMD_READ (0x3 << 0)
  50. #define QSPI_CMD_READ_DUAL (0x6b << 0)
  51. #define QSPI_CMD_READ_QUAD (0x6c << 0)
  52. #define QSPI_CMD_READ_FAST (0x0b << 0)
  53. #define QSPI_SETUP0_NUM_A_BYTES (0x3 << 8)
  54. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  55. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  56. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  57. #define QSPI_SETUP0_READ_DUAL (0x1 << 12)
  58. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  59. #define QSPI_CMD_WRITE (0x12 << 16)
  60. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  61. /* ti qspi register set */
  62. struct ti_qspi_regs {
  63. u32 pid;
  64. u32 pad0[3];
  65. u32 sysconfig;
  66. u32 pad1[3];
  67. u32 int_stat_raw;
  68. u32 int_stat_en;
  69. u32 int_en_set;
  70. u32 int_en_ctlr;
  71. u32 intc_eoi;
  72. u32 pad2[3];
  73. u32 clk_ctrl;
  74. u32 dc;
  75. u32 cmd;
  76. u32 status;
  77. u32 data;
  78. u32 setup0;
  79. u32 setup1;
  80. u32 setup2;
  81. u32 setup3;
  82. u32 memswitch;
  83. u32 data1;
  84. u32 data2;
  85. u32 data3;
  86. };
  87. /* ti qspi priv */
  88. struct ti_qspi_priv {
  89. #ifndef CONFIG_DM_SPI
  90. struct spi_slave slave;
  91. #else
  92. void *memory_map;
  93. uint max_hz;
  94. u32 num_cs;
  95. #endif
  96. struct ti_qspi_regs *base;
  97. void *ctrl_mod_mmap;
  98. unsigned int mode;
  99. u32 cmd;
  100. u32 dc;
  101. };
  102. static void ti_spi_set_speed(struct ti_qspi_priv *priv, uint hz)
  103. {
  104. uint clk_div;
  105. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  106. if (!hz)
  107. clk_div = 0;
  108. else
  109. clk_div = (QSPI_FCLK / hz) - 1;
  110. /* disable SCLK */
  111. writel(readl(&priv->base->clk_ctrl) & ~QSPI_CLK_EN,
  112. &priv->base->clk_ctrl);
  113. /* assign clk_div values */
  114. if (clk_div < 0)
  115. clk_div = 0;
  116. else if (clk_div > QSPI_CLK_DIV_MAX)
  117. clk_div = QSPI_CLK_DIV_MAX;
  118. /* enable SCLK */
  119. writel(QSPI_CLK_EN | clk_div, &priv->base->clk_ctrl);
  120. }
  121. static void ti_qspi_cs_deactivate(struct ti_qspi_priv *priv)
  122. {
  123. writel(priv->cmd | QSPI_INVAL, &priv->base->cmd);
  124. /* dummy readl to ensure bus sync */
  125. readl(&priv->base->cmd);
  126. }
  127. static int __ti_qspi_set_mode(struct ti_qspi_priv *priv, unsigned int mode)
  128. {
  129. priv->dc = 0;
  130. if (mode & SPI_CPHA)
  131. priv->dc |= QSPI_CKPHA(0);
  132. if (mode & SPI_CPOL)
  133. priv->dc |= QSPI_CKPOL(0);
  134. if (mode & SPI_CS_HIGH)
  135. priv->dc |= QSPI_CSPOL(0);
  136. return 0;
  137. }
  138. static int __ti_qspi_claim_bus(struct ti_qspi_priv *priv, int cs)
  139. {
  140. writel(priv->dc, &priv->base->dc);
  141. writel(0, &priv->base->cmd);
  142. writel(0, &priv->base->data);
  143. priv->dc <<= cs * 8;
  144. writel(priv->dc, &priv->base->dc);
  145. return 0;
  146. }
  147. static void __ti_qspi_release_bus(struct ti_qspi_priv *priv)
  148. {
  149. writel(0, &priv->base->dc);
  150. writel(0, &priv->base->cmd);
  151. writel(0, &priv->base->data);
  152. }
  153. static void ti_qspi_ctrl_mode_mmap(void *ctrl_mod_mmap, int cs, bool enable)
  154. {
  155. u32 val;
  156. val = readl(ctrl_mod_mmap);
  157. if (enable)
  158. val |= MEM_CS(cs);
  159. else
  160. val &= MEM_CS_UNSELECT;
  161. writel(val, ctrl_mod_mmap);
  162. }
  163. static int __ti_qspi_xfer(struct ti_qspi_priv *priv, unsigned int bitlen,
  164. const void *dout, void *din, unsigned long flags,
  165. u32 cs)
  166. {
  167. uint words = bitlen >> 3; /* fixed 8-bit word length */
  168. const uchar *txp = dout;
  169. uchar *rxp = din;
  170. uint status;
  171. int timeout;
  172. /* Setup mmap flags */
  173. if (flags & SPI_XFER_MMAP) {
  174. writel(MM_SWITCH, &priv->base->memswitch);
  175. if (priv->ctrl_mod_mmap)
  176. ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, true);
  177. return 0;
  178. } else if (flags & SPI_XFER_MMAP_END) {
  179. writel(~MM_SWITCH, &priv->base->memswitch);
  180. if (priv->ctrl_mod_mmap)
  181. ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, false);
  182. return 0;
  183. }
  184. if (bitlen == 0)
  185. return -1;
  186. if (bitlen % 8) {
  187. debug("spi_xfer: Non byte aligned SPI transfer\n");
  188. return -1;
  189. }
  190. /* Setup command reg */
  191. priv->cmd = 0;
  192. priv->cmd |= QSPI_WLEN(8);
  193. priv->cmd |= QSPI_EN_CS(cs);
  194. if (priv->mode & SPI_3WIRE)
  195. priv->cmd |= QSPI_3_PIN;
  196. priv->cmd |= 0xfff;
  197. /* FIXME: This delay is required for successfull
  198. * completion of read/write/erase. Once its root
  199. * caused, it will be remove from the driver.
  200. */
  201. #ifdef CONFIG_AM43XX
  202. udelay(100);
  203. #endif
  204. while (words--) {
  205. if (txp) {
  206. debug("tx cmd %08x dc %08x data %02x\n",
  207. priv->cmd | QSPI_WR_SNGL, priv->dc, *txp);
  208. writel(*txp++, &priv->base->data);
  209. writel(priv->cmd | QSPI_WR_SNGL,
  210. &priv->base->cmd);
  211. status = readl(&priv->base->status);
  212. timeout = QSPI_TIMEOUT;
  213. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  214. if (--timeout < 0) {
  215. printf("spi_xfer: TX timeout!\n");
  216. return -1;
  217. }
  218. status = readl(&priv->base->status);
  219. }
  220. debug("tx done, status %08x\n", status);
  221. }
  222. if (rxp) {
  223. priv->cmd |= QSPI_RD_SNGL;
  224. debug("rx cmd %08x dc %08x\n",
  225. priv->cmd, priv->dc);
  226. #ifdef CONFIG_DRA7XX
  227. udelay(500);
  228. #endif
  229. writel(priv->cmd, &priv->base->cmd);
  230. status = readl(&priv->base->status);
  231. timeout = QSPI_TIMEOUT;
  232. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  233. if (--timeout < 0) {
  234. printf("spi_xfer: RX timeout!\n");
  235. return -1;
  236. }
  237. status = readl(&priv->base->status);
  238. }
  239. *rxp++ = readl(&priv->base->data);
  240. debug("rx done, status %08x, read %02x\n",
  241. status, *(rxp-1));
  242. }
  243. }
  244. /* Terminate frame */
  245. if (flags & SPI_XFER_END)
  246. ti_qspi_cs_deactivate(priv);
  247. return 0;
  248. }
  249. /* TODO: control from sf layer to here through dm-spi */
  250. #if defined(CONFIG_TI_EDMA3) && !defined(CONFIG_DMA)
  251. void spi_flash_copy_mmap(void *data, void *offset, size_t len)
  252. {
  253. unsigned int addr = (unsigned int) (data);
  254. unsigned int edma_slot_num = 1;
  255. /* Invalidate the area, so no writeback into the RAM races with DMA */
  256. invalidate_dcache_range(addr, addr + roundup(len, ARCH_DMA_MINALIGN));
  257. /* enable edma3 clocks */
  258. enable_edma3_clocks();
  259. /* Call edma3 api to do actual DMA transfer */
  260. edma3_transfer(EDMA3_BASE, edma_slot_num, data, offset, len);
  261. /* disable edma3 clocks */
  262. disable_edma3_clocks();
  263. *((unsigned int *)offset) += len;
  264. }
  265. #endif
  266. #ifndef CONFIG_DM_SPI
  267. static inline struct ti_qspi_priv *to_ti_qspi_priv(struct spi_slave *slave)
  268. {
  269. return container_of(slave, struct ti_qspi_priv, slave);
  270. }
  271. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  272. {
  273. return 1;
  274. }
  275. void spi_cs_activate(struct spi_slave *slave)
  276. {
  277. /* CS handled in xfer */
  278. return;
  279. }
  280. void spi_cs_deactivate(struct spi_slave *slave)
  281. {
  282. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  283. ti_qspi_cs_deactivate(priv);
  284. }
  285. void spi_init(void)
  286. {
  287. /* nothing to do */
  288. }
  289. static void ti_spi_setup_spi_register(struct ti_qspi_priv *priv)
  290. {
  291. u32 memval = 0;
  292. #ifdef CONFIG_QSPI_QUAD_SUPPORT
  293. struct spi_slave *slave = &priv->slave;
  294. memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
  295. QSPI_SETUP0_NUM_D_BYTES_8_BITS |
  296. QSPI_SETUP0_READ_QUAD | QSPI_CMD_WRITE |
  297. QSPI_NUM_DUMMY_BITS);
  298. slave->mode_rx = SPI_RX_QUAD;
  299. #else
  300. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  301. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  302. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  303. QSPI_NUM_DUMMY_BITS;
  304. #endif
  305. writel(memval, &priv->base->setup0);
  306. }
  307. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  308. unsigned int max_hz, unsigned int mode)
  309. {
  310. struct ti_qspi_priv *priv;
  311. #ifdef CONFIG_AM43XX
  312. gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
  313. gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
  314. #endif
  315. priv = spi_alloc_slave(struct ti_qspi_priv, bus, cs);
  316. if (!priv) {
  317. printf("SPI_error: Fail to allocate ti_qspi_priv\n");
  318. return NULL;
  319. }
  320. priv->base = (struct ti_qspi_regs *)QSPI_BASE;
  321. priv->mode = mode;
  322. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  323. priv->ctrl_mod_mmap = (void *)CORE_CTRL_IO;
  324. priv->slave.memory_map = (void *)MMAP_START_ADDR_DRA;
  325. #else
  326. priv->slave.memory_map = (void *)MMAP_START_ADDR_AM43x;
  327. #endif
  328. ti_spi_set_speed(priv, max_hz);
  329. #ifdef CONFIG_TI_SPI_MMAP
  330. ti_spi_setup_spi_register(priv);
  331. #endif
  332. return &priv->slave;
  333. }
  334. void spi_free_slave(struct spi_slave *slave)
  335. {
  336. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  337. free(priv);
  338. }
  339. int spi_claim_bus(struct spi_slave *slave)
  340. {
  341. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  342. debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
  343. __ti_qspi_set_mode(priv, priv->mode);
  344. return __ti_qspi_claim_bus(priv, priv->slave.cs);
  345. }
  346. void spi_release_bus(struct spi_slave *slave)
  347. {
  348. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  349. debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
  350. __ti_qspi_release_bus(priv);
  351. }
  352. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  353. void *din, unsigned long flags)
  354. {
  355. struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
  356. debug("spi_xfer: bus:%i cs:%i bitlen:%i flags:%lx\n",
  357. priv->slave.bus, priv->slave.cs, bitlen, flags);
  358. return __ti_qspi_xfer(priv, bitlen, dout, din, flags, priv->slave.cs);
  359. }
  360. #else /* CONFIG_DM_SPI */
  361. static void __ti_qspi_setup_memorymap(struct ti_qspi_priv *priv,
  362. struct spi_slave *slave,
  363. bool enable)
  364. {
  365. u32 memval;
  366. u32 mode = slave->mode_rx & (SPI_RX_QUAD | SPI_RX_DUAL);
  367. if (!enable) {
  368. writel(0, &priv->base->setup0);
  369. return;
  370. }
  371. memval = QSPI_SETUP0_NUM_A_BYTES | QSPI_CMD_WRITE | QSPI_NUM_DUMMY_BITS;
  372. switch (mode) {
  373. case SPI_RX_QUAD:
  374. memval |= QSPI_CMD_READ_QUAD;
  375. memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
  376. memval |= QSPI_SETUP0_READ_QUAD;
  377. slave->mode_rx = SPI_RX_QUAD;
  378. break;
  379. case SPI_RX_DUAL:
  380. memval |= QSPI_CMD_READ_DUAL;
  381. memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
  382. memval |= QSPI_SETUP0_READ_DUAL;
  383. break;
  384. default:
  385. memval |= QSPI_CMD_READ;
  386. memval |= QSPI_SETUP0_NUM_D_BYTES_NO_BITS;
  387. memval |= QSPI_SETUP0_READ_NORMAL;
  388. break;
  389. }
  390. writel(memval, &priv->base->setup0);
  391. }
  392. static int ti_qspi_set_speed(struct udevice *bus, uint max_hz)
  393. {
  394. struct ti_qspi_priv *priv = dev_get_priv(bus);
  395. ti_spi_set_speed(priv, max_hz);
  396. return 0;
  397. }
  398. static int ti_qspi_set_mode(struct udevice *bus, uint mode)
  399. {
  400. struct ti_qspi_priv *priv = dev_get_priv(bus);
  401. return __ti_qspi_set_mode(priv, mode);
  402. }
  403. static int ti_qspi_claim_bus(struct udevice *dev)
  404. {
  405. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  406. struct spi_slave *slave = dev_get_parent_priv(dev);
  407. struct ti_qspi_priv *priv;
  408. struct udevice *bus;
  409. bus = dev->parent;
  410. priv = dev_get_priv(bus);
  411. if (slave_plat->cs > priv->num_cs) {
  412. debug("invalid qspi chip select\n");
  413. return -EINVAL;
  414. }
  415. __ti_qspi_setup_memorymap(priv, slave, true);
  416. return __ti_qspi_claim_bus(priv, slave_plat->cs);
  417. }
  418. static int ti_qspi_release_bus(struct udevice *dev)
  419. {
  420. struct spi_slave *slave = dev_get_parent_priv(dev);
  421. struct ti_qspi_priv *priv;
  422. struct udevice *bus;
  423. bus = dev->parent;
  424. priv = dev_get_priv(bus);
  425. __ti_qspi_setup_memorymap(priv, slave, false);
  426. __ti_qspi_release_bus(priv);
  427. return 0;
  428. }
  429. static int ti_qspi_xfer(struct udevice *dev, unsigned int bitlen,
  430. const void *dout, void *din, unsigned long flags)
  431. {
  432. struct dm_spi_slave_platdata *slave = dev_get_parent_platdata(dev);
  433. struct ti_qspi_priv *priv;
  434. struct udevice *bus;
  435. bus = dev->parent;
  436. priv = dev_get_priv(bus);
  437. if (slave->cs > priv->num_cs) {
  438. debug("invalid qspi chip select\n");
  439. return -EINVAL;
  440. }
  441. return __ti_qspi_xfer(priv, bitlen, dout, din, flags, slave->cs);
  442. }
  443. static int ti_qspi_probe(struct udevice *bus)
  444. {
  445. /* Nothing to do in probe */
  446. return 0;
  447. }
  448. static int ti_qspi_ofdata_to_platdata(struct udevice *bus)
  449. {
  450. struct ti_qspi_priv *priv = dev_get_priv(bus);
  451. const void *blob = gd->fdt_blob;
  452. int node = bus->of_offset;
  453. fdt_addr_t addr;
  454. priv->base = (struct ti_qspi_regs *)dev_get_addr(bus);
  455. priv->memory_map = (void *)dev_get_addr_index(bus, 1);
  456. addr = dev_get_addr_index(bus, 2);
  457. priv->ctrl_mod_mmap = (addr == FDT_ADDR_T_NONE) ? NULL : (void *)addr;
  458. priv->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency", -1);
  459. if (priv->max_hz < 0) {
  460. debug("Error: Max frequency missing\n");
  461. return -ENODEV;
  462. }
  463. priv->num_cs = fdtdec_get_int(blob, node, "num-cs", 4);
  464. debug("%s: regs=<0x%x>, max-frequency=%d\n", __func__,
  465. (int)priv->base, priv->max_hz);
  466. return 0;
  467. }
  468. static int ti_qspi_child_pre_probe(struct udevice *dev)
  469. {
  470. struct spi_slave *slave = dev_get_parent_priv(dev);
  471. struct udevice *bus = dev_get_parent(dev);
  472. struct ti_qspi_priv *priv = dev_get_priv(bus);
  473. slave->memory_map = priv->memory_map;
  474. return 0;
  475. }
  476. static const struct dm_spi_ops ti_qspi_ops = {
  477. .claim_bus = ti_qspi_claim_bus,
  478. .release_bus = ti_qspi_release_bus,
  479. .xfer = ti_qspi_xfer,
  480. .set_speed = ti_qspi_set_speed,
  481. .set_mode = ti_qspi_set_mode,
  482. };
  483. static const struct udevice_id ti_qspi_ids[] = {
  484. { .compatible = "ti,dra7xxx-qspi" },
  485. { .compatible = "ti,am4372-qspi" },
  486. { }
  487. };
  488. U_BOOT_DRIVER(ti_qspi) = {
  489. .name = "ti_qspi",
  490. .id = UCLASS_SPI,
  491. .of_match = ti_qspi_ids,
  492. .ops = &ti_qspi_ops,
  493. .ofdata_to_platdata = ti_qspi_ofdata_to_platdata,
  494. .priv_auto_alloc_size = sizeof(struct ti_qspi_priv),
  495. .probe = ti_qspi_probe,
  496. .child_pre_probe = ti_qspi_child_pre_probe,
  497. };
  498. #endif /* CONFIG_DM_SPI */