lowlevel_init.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * Modified for OMAP 5912 OSK board by Rishi Bhattacharya, Apr 2004
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <config.h>
  14. #include <version.h>
  15. #if defined(CONFIG_OMAP1610)
  16. #include <./configs/omap1510.h>
  17. #endif
  18. .globl lowlevel_init
  19. lowlevel_init:
  20. /*------------------------------------------------------*
  21. * Ensure i-cache is enabled *
  22. * To configure TC regs without fetching instruction *
  23. *------------------------------------------------------*/
  24. mrc p15, 0, r0, c1, c0
  25. orr r0, r0, #0x1000
  26. mcr p15, 0, r0, c1, c0
  27. /*------------------------------------------------------*
  28. *mask all IRQs by setting all bits in the INTMR default*
  29. *------------------------------------------------------*/
  30. mov r1, #0xffffffff
  31. ldr r0, =REG_IHL1_MIR
  32. str r1, [r0]
  33. ldr r0, =REG_IHL2_MIR
  34. str r1, [r0]
  35. /*------------------------------------------------------*
  36. * Set up ARM CLM registers (IDLECT1) *
  37. *------------------------------------------------------*/
  38. ldr r0, REG_ARM_IDLECT1
  39. ldr r1, VAL_ARM_IDLECT1
  40. str r1, [r0]
  41. /*------------------------------------------------------*
  42. * Set up ARM CLM registers (IDLECT2) *
  43. *------------------------------------------------------*/
  44. ldr r0, REG_ARM_IDLECT2
  45. ldr r1, VAL_ARM_IDLECT2
  46. str r1, [r0]
  47. /*------------------------------------------------------*
  48. * Set up ARM CLM registers (IDLECT3) *
  49. *------------------------------------------------------*/
  50. ldr r0, REG_ARM_IDLECT3
  51. ldr r1, VAL_ARM_IDLECT3
  52. str r1, [r0]
  53. mov r1, #0x01 /* PER_EN bit */
  54. ldr r0, REG_ARM_RSTCT2
  55. strh r1, [r0] /* CLKM; Peripheral reset. */
  56. /* Set CLKM to Sync-Scalable */
  57. mov r1, #0x1000
  58. ldr r0, REG_ARM_SYSST
  59. mov r2, #0
  60. 1: cmp r2, #1
  61. streqh r1, [r0]
  62. add r2, r2, #1
  63. cmp r2, #0x100 /* wait for any bubbles to finish */
  64. bne 1b
  65. ldr r1, VAL_ARM_CKCTL
  66. ldr r0, REG_ARM_CKCTL
  67. strh r1, [r0]
  68. /* a few nops to let settle */
  69. nop
  70. nop
  71. nop
  72. nop
  73. nop
  74. nop
  75. nop
  76. nop
  77. nop
  78. nop
  79. /* setup DPLL 1 */
  80. /* Ramp up the clock to 96Mhz */
  81. ldr r1, VAL_DPLL1_CTL
  82. ldr r0, REG_DPLL1_CTL
  83. strh r1, [r0]
  84. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  85. beq lock_end /* Do not look for lock if BYPASS selected */
  86. 2:
  87. ldrh r1, [r0]
  88. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  89. beq 2b /* loop until bit goes hi. */
  90. lock_end:
  91. /*------------------------------------------------------*
  92. * Turn off the watchdog during init... *
  93. *------------------------------------------------------*/
  94. ldr r0, REG_WATCHDOG
  95. ldr r1, WATCHDOG_VAL1
  96. str r1, [r0]
  97. ldr r1, WATCHDOG_VAL2
  98. str r1, [r0]
  99. ldr r0, REG_WSPRDOG
  100. ldr r1, WSPRDOG_VAL1
  101. str r1, [r0]
  102. ldr r0, REG_WWPSDOG
  103. watch1Wait:
  104. ldr r1, [r0]
  105. tst r1, #0x10
  106. bne watch1Wait
  107. ldr r0, REG_WSPRDOG
  108. ldr r1, WSPRDOG_VAL2
  109. str r1, [r0]
  110. ldr r0, REG_WWPSDOG
  111. watch2Wait:
  112. ldr r1, [r0]
  113. tst r1, #0x10
  114. bne watch2Wait
  115. /* Set memory timings corresponding to the new clock speed */
  116. ldr r3, VAL_SDRAM_CONFIG_SDF0
  117. /* Check execution location to determine current execution location
  118. * and branch to appropriate initialization code.
  119. */
  120. mov r0, #0x10000000 /* Load physical SDRAM base. */
  121. mov r1, pc /* Get current execution location. */
  122. cmp r1, r0 /* Compare. */
  123. bge skip_sdram /* Skip over EMIF-fast initialization if running from SDRAM. */
  124. /* identify the device revision, -- TMX or TMP(TMS) */
  125. ldr r0, REG_DEVICE_ID
  126. ldr r1, [r0]
  127. ldr r0, VAL_DEVICE_ID_TMP
  128. mov r1, r1, lsl #15
  129. mov r1, r1, lsr #16
  130. cmp r0, r1
  131. bne skip_TMP_Patch
  132. /* Enable TMP/TMS device new features */
  133. mov r0, #1
  134. ldr r1, REG_TC_EMIFF_DOUBLER
  135. str r0, [r1]
  136. /* Enable new ac parameters */
  137. mov r0, #0x0b
  138. ldr r1, REG_SDRAM_CONFIG2
  139. str r0, [r1]
  140. ldr r3, VAL_SDRAM_CONFIG_SDF1
  141. skip_TMP_Patch:
  142. /*
  143. * Delay for SDRAM initialization.
  144. */
  145. mov r0, #0x1800 /* value should be checked */
  146. 3:
  147. subs r0, r0, #0x1 /* Decrement count */
  148. bne 3b
  149. /*
  150. * Set SDRAM control values. Disable refresh before MRS command.
  151. */
  152. /* mobile ddr operation */
  153. ldr r0, REG_SDRAM_OPERATION
  154. mov r2, #07
  155. str r2, [r0]
  156. /* config register */
  157. ldr r0, REG_SDRAM_CONFIG
  158. str r3, [r0]
  159. /* manual command register */
  160. ldr r0, REG_SDRAM_MANUAL_CMD
  161. /* issue set cke high */
  162. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  163. str r1, [r0]
  164. /* issue nop */
  165. mov r1, #CMD_SDRAM_NOP
  166. str r1, [r0]
  167. mov r2, #0x0100
  168. waitMDDR1:
  169. subs r2, r2, #1
  170. bne waitMDDR1 /* delay loop */
  171. /* issue precharge */
  172. mov r1, #CMD_SDRAM_PRECHARGE
  173. str r1, [r0]
  174. /* issue autorefresh x 2 */
  175. mov r1, #CMD_SDRAM_AUTOREFRESH
  176. str r1, [r0]
  177. str r1, [r0]
  178. /* mrs register ddr mobile */
  179. ldr r0, REG_SDRAM_MRS
  180. mov r1, #0x33
  181. str r1, [r0]
  182. /* emrs1 low-power register */
  183. ldr r0, REG_SDRAM_EMRS1
  184. /* self refresh on all banks */
  185. mov r1, #0
  186. str r1, [r0]
  187. ldr r0, REG_DLL_URD_CONTROL
  188. ldr r1, DLL_URD_CONTROL_VAL
  189. str r1, [r0]
  190. ldr r0, REG_DLL_LRD_CONTROL
  191. ldr r1, DLL_LRD_CONTROL_VAL
  192. str r1, [r0]
  193. ldr r0, REG_DLL_WRT_CONTROL
  194. ldr r1, DLL_WRT_CONTROL_VAL
  195. str r1, [r0]
  196. /* delay loop */
  197. mov r0, #0x0100
  198. waitMDDR2:
  199. subs r0, r0, #1
  200. bne waitMDDR2
  201. /*
  202. * Delay for SDRAM initialization.
  203. */
  204. mov r0, #0x1800
  205. 4:
  206. subs r0, r0, #1 /* Decrement count. */
  207. bne 4b
  208. b common_tc
  209. skip_sdram:
  210. ldr r0, REG_SDRAM_CONFIG
  211. str r3, [r0]
  212. common_tc:
  213. /* slow interface */
  214. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  215. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  216. str r1, [r0] /* Chip Select 0 */
  217. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  218. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  219. str r1, [r0] /* Chip Select 1 */
  220. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  221. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  222. str r1, [r0] /* Chip Select 3 */
  223. ldr r1, VAL_TC_EMIFS_DWS
  224. ldr r0, REG_TC_EMIFS_DWS
  225. str r1, [r0] /* Enable EMIFS.RDY for CS1 (ether) */
  226. #ifdef CONFIG_H2_OMAP1610
  227. /* inserting additional 2 clock cycle hold time for LAN */
  228. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  229. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  230. str r1, [r0]
  231. #endif
  232. /* Start MPU Timer 1 */
  233. ldr r0, REG_MPU_LOAD_TIMER
  234. ldr r1, VAL_MPU_LOAD_TIMER
  235. str r1, [r0]
  236. ldr r0, REG_MPU_CNTL_TIMER
  237. ldr r1, VAL_MPU_CNTL_TIMER
  238. str r1, [r0]
  239. /*
  240. * Setup a temporary stack
  241. */
  242. ldr sp, SRAM_STACK
  243. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  244. /*
  245. * Save the old lr(passed in ip) and the current lr to stack
  246. */
  247. push {ip, lr}
  248. /*
  249. * go setup pll, mux, memory
  250. */
  251. bl s_init
  252. pop {ip, pc}
  253. /* back to arch calling code */
  254. mov pc, lr
  255. /* the literal pools origin */
  256. .ltorg
  257. REG_DEVICE_ID: /* 32 bits */
  258. .word 0xfffe2004
  259. REG_TC_EMIFS_CONFIG:
  260. .word 0xfffecc0c
  261. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  262. .word 0xfffecc10
  263. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  264. .word 0xfffecc14
  265. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  266. .word 0xfffecc18
  267. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  268. .word 0xfffecc1c
  269. REG_TC_EMIFS_DWS: /* 32 bits */
  270. .word 0xfffecc40
  271. #ifdef CONFIG_H2_OMAP1610
  272. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  273. .word 0xfffecc54
  274. #endif
  275. /* MPU clock/reset/power mode control registers */
  276. REG_ARM_CKCTL: /* 16 bits */
  277. .word 0xfffece00
  278. REG_ARM_IDLECT3: /* 16 bits */
  279. .word 0xfffece24
  280. REG_ARM_IDLECT2: /* 16 bits */
  281. .word 0xfffece08
  282. REG_ARM_IDLECT1: /* 16 bits */
  283. .word 0xfffece04
  284. REG_ARM_RSTCT2: /* 16 bits */
  285. .word 0xfffece14
  286. REG_ARM_SYSST: /* 16 bits */
  287. .word 0xfffece18
  288. /* DPLL control registers */
  289. REG_DPLL1_CTL: /* 16 bits */
  290. .word 0xfffecf00
  291. /* Watch Dog register */
  292. /* secure watchdog stop */
  293. REG_WSPRDOG:
  294. .word 0xfffeb048
  295. /* watchdog write pending */
  296. REG_WWPSDOG:
  297. .word 0xfffeb034
  298. WSPRDOG_VAL1:
  299. .word 0x0000aaaa
  300. WSPRDOG_VAL2:
  301. .word 0x00005555
  302. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  303. counter @8192 rows, 10 ns, 8 burst */
  304. REG_SDRAM_CONFIG:
  305. .word 0xfffecc20
  306. REG_SDRAM_CONFIG2:
  307. .word 0xfffecc3c
  308. REG_TC_EMIFF_DOUBLER: /* 32 bits */
  309. .word 0xfffecc60
  310. /* Operation register */
  311. REG_SDRAM_OPERATION:
  312. .word 0xfffecc80
  313. /* Manual command register */
  314. REG_SDRAM_MANUAL_CMD:
  315. .word 0xfffecc84
  316. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  317. REG_SDRAM_MRS:
  318. .word 0xfffecc70
  319. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  320. REG_SDRAM_EMRS1:
  321. .word 0xfffecc78
  322. /* WRT DLL register */
  323. REG_DLL_WRT_CONTROL:
  324. .word 0xfffecc68
  325. DLL_WRT_CONTROL_VAL:
  326. .word 0x03f00002 /* Phase of 72deg, write offset +31 */
  327. /* URD DLL register */
  328. REG_DLL_URD_CONTROL:
  329. .word 0xfffeccc0
  330. DLL_URD_CONTROL_VAL:
  331. .word 0x00800002 /* Phase of 72deg, read offset +31 */
  332. /* LRD DLL register */
  333. REG_DLL_LRD_CONTROL:
  334. .word 0xfffecccc
  335. DLL_LRD_CONTROL_VAL:
  336. .word 0x00800002 /* read offset +31 */
  337. REG_WATCHDOG:
  338. .word 0xfffec808
  339. WATCHDOG_VAL1:
  340. .word 0x000000f5
  341. WATCHDOG_VAL2:
  342. .word 0x000000a0
  343. REG_MPU_LOAD_TIMER:
  344. .word 0xfffec504
  345. REG_MPU_CNTL_TIMER:
  346. .word 0xfffec500
  347. VAL_MPU_LOAD_TIMER:
  348. .word 0xffffffff
  349. VAL_MPU_CNTL_TIMER:
  350. .word 0xffffffa1
  351. /* 96 MHz Samsung Mobile DDR */
  352. /* Original setting for TMX device */
  353. VAL_SDRAM_CONFIG_SDF0:
  354. .word 0x0014e6fe
  355. /* NEW_SYS_FREQ mode (valid only TMP/TMS devices) */
  356. VAL_SDRAM_CONFIG_SDF1:
  357. .word 0x0114e6fe
  358. VAL_ARM_CKCTL:
  359. .word 0x2000 /* was: 0x3000, now use CLK_REF for timer input */
  360. VAL_DPLL1_CTL:
  361. .word 0x2830
  362. #ifdef CONFIG_OSK_OMAP5912
  363. VAL_TC_EMIFS_CS0_CONFIG:
  364. .word 0x002130b0
  365. VAL_TC_EMIFS_CS1_CONFIG:
  366. .word 0x00001133
  367. VAL_TC_EMIFS_CS2_CONFIG:
  368. .word 0x000055f0
  369. VAL_TC_EMIFS_CS3_CONFIG:
  370. .word 0x88013141
  371. VAL_TC_EMIFS_DWS: /* Enable EMIFS.RDY for CS1 access (ether) */
  372. .word 0x000000c0
  373. VAL_DEVICE_ID_TMP: /* TMP/TMS=0xb65f, TMX=0xb58c */
  374. .word 0xb65f
  375. #endif
  376. #ifdef CONFIG_H2_OMAP1610
  377. VAL_TC_EMIFS_CS0_CONFIG:
  378. .word 0x00203331
  379. VAL_TC_EMIFS_CS1_CONFIG:
  380. .word 0x8180fff3
  381. VAL_TC_EMIFS_CS2_CONFIG:
  382. .word 0xf800f22a
  383. VAL_TC_EMIFS_CS3_CONFIG:
  384. .word 0x88013141
  385. VAL_TC_EMIFS_CS1_ADVANCED:
  386. .word 0x00000022
  387. #endif
  388. VAL_ARM_IDLECT1:
  389. .word 0x00000400
  390. VAL_ARM_IDLECT2:
  391. .word 0x00000886
  392. VAL_ARM_IDLECT3:
  393. .word 0x00000015
  394. SRAM_STACK:
  395. .word CONFIG_SYS_INIT_SP_ADDR
  396. /* command values */
  397. .equ CMD_SDRAM_NOP, 0x00000000
  398. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  399. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  400. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007