start.S 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * armboot - Startup Code for XScale CPU-core
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
  9. * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
  10. * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  13. * Copyright (C) 2003 Kshitij <kshitij@ti.com>
  14. * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
  15. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  16. * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
  17. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  18. *
  19. * SPDX-License-Identifier: GPL-2.0+
  20. */
  21. #include <asm-offsets.h>
  22. #include <config.h>
  23. #include <version.h>
  24. #ifdef CONFIG_CPU_PXA25X
  25. #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
  26. #error "Init SP address must be set to 0xfffff800 for PXA250"
  27. #endif
  28. #endif
  29. .globl _start
  30. _start: b reset
  31. #ifdef CONFIG_SPL_BUILD
  32. ldr pc, _hang
  33. ldr pc, _hang
  34. ldr pc, _hang
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. _hang:
  40. .word do_hang
  41. .word 0x12345678
  42. .word 0x12345678
  43. .word 0x12345678
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678 /* now 16*4=64 */
  48. #else
  49. ldr pc, _undefined_instruction
  50. ldr pc, _software_interrupt
  51. ldr pc, _prefetch_abort
  52. ldr pc, _data_abort
  53. ldr pc, _not_used
  54. ldr pc, _irq
  55. ldr pc, _fiq
  56. _undefined_instruction: .word undefined_instruction
  57. _software_interrupt: .word software_interrupt
  58. _prefetch_abort: .word prefetch_abort
  59. _data_abort: .word data_abort
  60. _not_used: .word not_used
  61. _irq: .word irq
  62. _fiq: .word fiq
  63. _pad: .word 0x12345678 /* now 16*4=64 */
  64. #endif /* CONFIG_SPL_BUILD */
  65. .global _end_vect
  66. _end_vect:
  67. .balignl 16,0xdeadbeef
  68. /*
  69. *************************************************************************
  70. *
  71. * Startup Code (reset vector)
  72. *
  73. * do important init only if we don't start from memory!
  74. * setup Memory and board specific bits prior to relocation.
  75. * relocate armboot to ram
  76. * setup stack
  77. *
  78. *************************************************************************
  79. */
  80. #ifdef CONFIG_USE_IRQ
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl IRQ_STACK_START
  83. IRQ_STACK_START:
  84. .word 0x0badc0de
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl FIQ_STACK_START
  87. FIQ_STACK_START:
  88. .word 0x0badc0de
  89. #endif
  90. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  91. .globl IRQ_STACK_START_IN
  92. IRQ_STACK_START_IN:
  93. .word 0x0badc0de
  94. /*
  95. * the actual reset code
  96. */
  97. reset:
  98. /*
  99. * set the cpu to SVC32 mode
  100. */
  101. mrs r0,cpsr
  102. bic r0,r0,#0x1f
  103. orr r0,r0,#0xd3
  104. msr cpsr,r0
  105. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  106. bl cpu_init_crit
  107. #endif
  108. #ifdef CONFIG_CPU_PXA25X
  109. bl lock_cache_for_stack
  110. #endif
  111. bl _main
  112. /*------------------------------------------------------------------------------*/
  113. .globl c_runtime_cpu_setup
  114. c_runtime_cpu_setup:
  115. #ifdef CONFIG_CPU_PXA25X
  116. /*
  117. * Unlock (actually, disable) the cache now that board_init_f
  118. * is done. We could do this earlier but we would need to add
  119. * a new C runtime hook, whereas c_runtime_cpu_setup already
  120. * exists.
  121. * As this routine is just a call to cpu_init_crit, let us
  122. * tail-optimize and do a simple branch here.
  123. */
  124. b cpu_init_crit
  125. #else
  126. bx lr
  127. #endif
  128. /*
  129. *************************************************************************
  130. *
  131. * CPU_init_critical registers
  132. *
  133. * setup important registers
  134. * setup memory timing
  135. *
  136. *************************************************************************
  137. */
  138. #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
  139. cpu_init_crit:
  140. /*
  141. * flush v4 I/D caches
  142. */
  143. mov r0, #0
  144. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  145. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  146. /*
  147. * disable MMU stuff and caches
  148. */
  149. mrc p15, 0, r0, c1, c0, 0
  150. bic r0, r0, #0x00003300 @ clear bits 13:12, 9:8 (--VI --RS)
  151. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  152. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  153. mcr p15, 0, r0, c1, c0, 0
  154. mov pc, lr /* back to my caller */
  155. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
  156. #ifndef CONFIG_SPL_BUILD
  157. /*
  158. *************************************************************************
  159. *
  160. * Interrupt handling
  161. *
  162. *************************************************************************
  163. */
  164. @
  165. @ IRQ stack frame.
  166. @
  167. #define S_FRAME_SIZE 72
  168. #define S_OLD_R0 68
  169. #define S_PSR 64
  170. #define S_PC 60
  171. #define S_LR 56
  172. #define S_SP 52
  173. #define S_IP 48
  174. #define S_FP 44
  175. #define S_R10 40
  176. #define S_R9 36
  177. #define S_R8 32
  178. #define S_R7 28
  179. #define S_R6 24
  180. #define S_R5 20
  181. #define S_R4 16
  182. #define S_R3 12
  183. #define S_R2 8
  184. #define S_R1 4
  185. #define S_R0 0
  186. #define MODE_SVC 0x13
  187. #define I_BIT 0x80
  188. /*
  189. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  190. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  191. */
  192. .macro bad_save_user_regs
  193. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  194. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  195. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  196. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  197. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  198. add r5, sp, #S_SP
  199. mov r1, lr
  200. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  201. mov r0, sp @ save current stack into r0 (param register)
  202. .endm
  203. .macro irq_save_user_regs
  204. sub sp, sp, #S_FRAME_SIZE
  205. stmia sp, {r0 - r12} @ Calling r0-r12
  206. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  207. stmdb r8, {sp, lr}^ @ Calling SP, LR
  208. str lr, [r8, #0] @ Save calling PC
  209. mrs r6, spsr
  210. str r6, [r8, #4] @ Save CPSR
  211. str r0, [r8, #8] @ Save OLD_R0
  212. mov r0, sp
  213. .endm
  214. .macro irq_restore_user_regs
  215. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  216. mov r0, r0
  217. ldr lr, [sp, #S_PC] @ Get PC
  218. add sp, sp, #S_FRAME_SIZE
  219. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  220. .endm
  221. .macro get_bad_stack
  222. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  223. str lr, [r13] @ save caller lr in position 0 of saved stack
  224. mrs lr, spsr @ get the spsr
  225. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  226. mov r13, #MODE_SVC @ prepare SVC-Mode
  227. @ msr spsr_c, r13
  228. msr spsr, r13 @ switch modes, make sure moves will execute
  229. mov lr, pc @ capture return pc
  230. movs pc, lr @ jump to next instruction & switch modes.
  231. .endm
  232. .macro get_bad_stack_swi
  233. sub r13, r13, #4 @ space on current stack for scratch reg.
  234. str r0, [r13] @ save R0's value.
  235. ldr r0, IRQ_STACK_START_IN @ get data regions start
  236. str lr, [r0] @ save caller lr in position 0 of saved stack
  237. mrs lr, spsr @ get the spsr
  238. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  239. ldr lr, [r0] @ restore lr
  240. ldr r0, [r13] @ restore r0
  241. add r13, r13, #4 @ pop stack entry
  242. .endm
  243. .macro get_irq_stack @ setup IRQ stack
  244. ldr sp, IRQ_STACK_START
  245. .endm
  246. .macro get_fiq_stack @ setup FIQ stack
  247. ldr sp, FIQ_STACK_START
  248. .endm
  249. #endif /* CONFIG_SPL_BUILD */
  250. /*
  251. * exception handlers
  252. */
  253. #ifdef CONFIG_SPL_BUILD
  254. .align 5
  255. do_hang:
  256. bl hang /* hang and never return */
  257. #else /* !CONFIG_SPL_BUILD */
  258. .align 5
  259. undefined_instruction:
  260. get_bad_stack
  261. bad_save_user_regs
  262. bl do_undefined_instruction
  263. .align 5
  264. software_interrupt:
  265. get_bad_stack_swi
  266. bad_save_user_regs
  267. bl do_software_interrupt
  268. .align 5
  269. prefetch_abort:
  270. get_bad_stack
  271. bad_save_user_regs
  272. bl do_prefetch_abort
  273. .align 5
  274. data_abort:
  275. get_bad_stack
  276. bad_save_user_regs
  277. bl do_data_abort
  278. .align 5
  279. not_used:
  280. get_bad_stack
  281. bad_save_user_regs
  282. bl do_not_used
  283. #ifdef CONFIG_USE_IRQ
  284. .align 5
  285. irq:
  286. get_irq_stack
  287. irq_save_user_regs
  288. bl do_irq
  289. irq_restore_user_regs
  290. .align 5
  291. fiq:
  292. get_fiq_stack
  293. /* someone ought to write a more effiction fiq_save_user_regs */
  294. irq_save_user_regs
  295. bl do_fiq
  296. irq_restore_user_regs
  297. #else
  298. .align 5
  299. irq:
  300. get_bad_stack
  301. bad_save_user_regs
  302. bl do_irq
  303. .align 5
  304. fiq:
  305. get_bad_stack
  306. bad_save_user_regs
  307. bl do_fiq
  308. #endif
  309. .align 5
  310. #endif /* CONFIG_SPL_BUILD */
  311. /*
  312. * Enable MMU to use DCache as DRAM.
  313. *
  314. * This is useful on PXA25x and PXA26x in early bootstages, where there is no
  315. * other possible memory available to hold stack.
  316. */
  317. #ifdef CONFIG_CPU_PXA25X
  318. .macro CPWAIT reg
  319. mrc p15, 0, \reg, c2, c0, 0
  320. mov \reg, \reg
  321. sub pc, pc, #4
  322. .endm
  323. lock_cache_for_stack:
  324. /* Domain access -- enable for all CPs */
  325. ldr r0, =0x0000ffff
  326. mcr p15, 0, r0, c3, c0, 0
  327. /* Point TTBR to MMU table */
  328. ldr r0, =mmutable
  329. mcr p15, 0, r0, c2, c0, 0
  330. /* Kick in MMU, ICache, DCache, BTB */
  331. mrc p15, 0, r0, c1, c0, 0
  332. bic r0, #0x1b00
  333. bic r0, #0x0087
  334. orr r0, #0x1800
  335. orr r0, #0x0005
  336. mcr p15, 0, r0, c1, c0, 0
  337. CPWAIT r0
  338. /* Unlock Icache, Dcache */
  339. mcr p15, 0, r0, c9, c1, 1
  340. mcr p15, 0, r0, c9, c2, 1
  341. /* Flush Icache, Dcache, BTB */
  342. mcr p15, 0, r0, c7, c7, 0
  343. /* Unlock I-TLB, D-TLB */
  344. mcr p15, 0, r0, c10, c4, 1
  345. mcr p15, 0, r0, c10, c8, 1
  346. /* Flush TLB */
  347. mcr p15, 0, r0, c8, c7, 0
  348. /* Allocate 4096 bytes of Dcache as RAM */
  349. /* Drain pending loads and stores */
  350. mcr p15, 0, r0, c7, c10, 4
  351. mov r4, #0x00
  352. mov r5, #0x00
  353. mov r2, #0x01
  354. mcr p15, 0, r0, c9, c2, 0
  355. CPWAIT r0
  356. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  357. mov r0, #128
  358. ldr r1, =0xfffff000
  359. alloc:
  360. mcr p15, 0, r1, c7, c2, 5
  361. /* Drain pending loads and stores */
  362. mcr p15, 0, r0, c7, c10, 4
  363. strd r4, [r1], #8
  364. strd r4, [r1], #8
  365. strd r4, [r1], #8
  366. strd r4, [r1], #8
  367. subs r0, #0x01
  368. bne alloc
  369. /* Drain pending loads and stores */
  370. mcr p15, 0, r0, c7, c10, 4
  371. mov r2, #0x00
  372. mcr p15, 0, r2, c9, c2, 0
  373. CPWAIT r0
  374. mov pc, lr
  375. .section .mmutable, "a"
  376. mmutable:
  377. .align 14
  378. /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
  379. .set __base, 0
  380. .rept 0xfff
  381. .word (__base << 20) | 0xc12
  382. .set __base, __base + 1
  383. .endr
  384. /* 0xfff00000 : 1:1, cached mapping */
  385. .word (0xfff << 20) | 0x1c1e
  386. #endif /* CONFIG_CPU_PXA25X */