Sandpoint8240.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8240 1
  35. #define CONFIG_SANDPOINT 1
  36. #if 0
  37. #define USE_DINK32 1
  38. #else
  39. #undef USE_DINK32
  40. #endif
  41. #define CONFIG_CONS_INDEX 1
  42. #define CONFIG_BAUDRATE 9600
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  45. #define CONFIG_PREBOOT "echo;" \
  46. "echo Type \"run net_nfs\" to mount root filesystem over NFS;" \
  47. "echo"
  48. #undef CONFIG_BOOTARGS
  49. #define CONFIG_EXTRA_ENV_SETTINGS \
  50. "netdev=eth0\0" \
  51. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  52. "nfsroot=$(serverip):$(rootpath)\0" \
  53. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  54. "addip=setenv bootargs $(bootargs) " \
  55. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  56. ":$(hostname):$(netdev):off panic=1\0" \
  57. "net_self=tftp $(kernel_addr) $(bootfile);" \
  58. "tftp $(ramdisk_addr) $(ramdisk);" \
  59. "run ramargs addip;" \
  60. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  61. "net_nfs=tftp $(kernel_addr) $(bootfile);" \
  62. "run nfsargs addip;bootm\0" \
  63. "rootpath=/opt/eldk/ppc_82xx\0" \
  64. "bootfile=/tftpboot/SP8240/uImage\0" \
  65. "ramdisk=/tftpboot/SP8240/uRamdisk\0" \
  66. "kernel_addr=200000\0" \
  67. "ramdisk_addr=400000\0" \
  68. ""
  69. #define CONFIG_BOOTCOMMAND "run flash_self"
  70. #define CONFIG_COMMANDS ( (CONFIG_CMD_DFL & ~CFG_CMD_AUTOSCRIPT) | \
  71. CFG_CMD_ELF | \
  72. CFG_CMD_I2C | \
  73. CFG_CMD_SDRAM | \
  74. CFG_CMD_EEPROM | \
  75. CFG_CMD_PCI )
  76. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  77. #include <cmd_confdefs.h>
  78. #define CONFIG_DRAM_SPEED 100 /* MHz */
  79. /*
  80. * Miscellaneous configurable options
  81. */
  82. #define CFG_LONGHELP 1 /* undef to save memory */
  83. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  84. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  85. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  86. #define CFG_MAXARGS 16 /* max number of command args */
  87. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  88. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  89. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  90. /*-----------------------------------------------------------------------
  91. * PCI stuff
  92. *-----------------------------------------------------------------------
  93. */
  94. #define CONFIG_PCI /* include pci support */
  95. #undef CONFIG_PCI_PNP
  96. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  97. #define CONFIG_EEPRO100
  98. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  99. #define PCI_ENET0_IOADDR 0x80000000
  100. #define PCI_ENET0_MEMADDR 0x80000000
  101. #define PCI_ENET1_IOADDR 0x81000000
  102. #define PCI_ENET1_MEMADDR 0x81000000
  103. /*-----------------------------------------------------------------------
  104. * Start addresses for the final memory configuration
  105. * (Set up by the startup code)
  106. * Please note that CFG_SDRAM_BASE _must_ start at 0
  107. */
  108. #define CFG_SDRAM_BASE 0x00000000
  109. #define CFG_MAX_RAM_SIZE 0x10000000
  110. #define CFG_RESET_ADDRESS 0xFFF00100
  111. #if defined (USE_DINK32)
  112. #define CFG_MONITOR_LEN 0x00030000
  113. #define CFG_MONITOR_BASE 0x00090000
  114. #define CFG_RAMBOOT 1
  115. #define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  116. #define CFG_INIT_RAM_END 0x10000
  117. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  118. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  119. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  120. #else
  121. #undef CFG_RAMBOOT
  122. #define CFG_MONITOR_LEN 0x00030000
  123. #define CFG_MONITOR_BASE TEXT_BASE
  124. /*#define CFG_GBL_DATA_SIZE 256*/
  125. #define CFG_GBL_DATA_SIZE 128
  126. #define CFG_INIT_RAM_ADDR 0x40000000
  127. #define CFG_INIT_RAM_END 0x1000
  128. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  129. #endif
  130. #define CFG_FLASH_BASE 0xFFF00000
  131. #if 0
  132. #define CFG_FLASH_SIZE (512 * 1024) /* sandpoint has tiny eeprom */
  133. #else
  134. #define CFG_FLASH_SIZE (1024 * 1024) /* Unity has onboard 1MByte flash */
  135. #endif
  136. #define CFG_ENV_IS_IN_FLASH 1
  137. #define CFG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
  138. #define CFG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  139. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  140. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  141. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  142. #define CFG_EUMB_ADDR 0xFC000000
  143. #define CFG_ISA_MEM 0xFD000000
  144. #define CFG_ISA_IO 0xFE000000
  145. #define CFG_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  146. #define CFG_FLASH_RANGE_SIZE 0x01000000
  147. #define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
  148. #define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
  149. /*
  150. * select i2c support configuration
  151. *
  152. * Supported configurations are {none, software, hardware} drivers.
  153. * If the software driver is chosen, there are some additional
  154. * configuration items that the driver uses to drive the port pins.
  155. */
  156. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  157. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  158. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  159. #define CFG_I2C_SLAVE 0x7F
  160. #ifdef CONFIG_SOFT_I2C
  161. #error "Soft I2C is not configured properly. Please review!"
  162. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  163. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  164. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  165. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  166. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  167. else iop->pdat &= ~0x00010000
  168. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  169. else iop->pdat &= ~0x00020000
  170. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  171. #endif /* CONFIG_SOFT_I2C */
  172. #define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  173. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  174. #define CFG_EEPROM_PAGE_WRITE_BITS 3 /* write page size */
  175. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  176. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  177. #define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
  178. /*-----------------------------------------------------------------------
  179. * Definitions for initial stack pointer and data area (in DPRAM)
  180. */
  181. #define CFG_WINBOND_83C553 1 /*has a winbond bridge */
  182. #define CFG_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
  183. #define CFG_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
  184. #define CFG_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
  185. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
  186. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  187. /*
  188. * NS87308 Configuration
  189. */
  190. #define CFG_NS87308 /* Nat Semi super-io controller on ISA bus */
  191. #define CFG_NS87308_BADDR_10 1
  192. #define CFG_NS87308_DEVS ( CFG_NS87308_UART1 | \
  193. CFG_NS87308_UART2 | \
  194. CFG_NS87308_POWRMAN | \
  195. CFG_NS87308_RTC_APC )
  196. #undef CFG_NS87308_PS2MOD
  197. #define CFG_NS87308_CS0_BASE 0x0076
  198. #define CFG_NS87308_CS0_CONF 0x30
  199. #define CFG_NS87308_CS1_BASE 0x0075
  200. #define CFG_NS87308_CS1_CONF 0x30
  201. #define CFG_NS87308_CS2_BASE 0x0074
  202. #define CFG_NS87308_CS2_CONF 0x30
  203. /*
  204. * NS16550 Configuration
  205. */
  206. #define CFG_NS16550
  207. #define CFG_NS16550_SERIAL
  208. #define CFG_NS16550_REG_SIZE 1
  209. #define CFG_NS16550_CLK 1843200
  210. #define CFG_NS16550_COM1 (CFG_ISA_IO + CFG_NS87308_UART1_BASE)
  211. #define CFG_NS16550_COM2 (CFG_ISA_IO + CFG_NS87308_UART2_BASE)
  212. /*
  213. * Low Level Configuration Settings
  214. * (address mappings, register initial values, etc.)
  215. * You should know what you are doing if you make changes here.
  216. */
  217. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  218. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 1
  219. #define CFG_ROMNAL 7 /*rom/flash next access time */
  220. #define CFG_ROMFAL 11 /*rom/flash access time */
  221. #define CFG_REFINT 430 /* no of clock cycles between CBR refresh cycles */
  222. /* the following are for SDRAM only*/
  223. #define CFG_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  224. #define CFG_REFREC 8 /* Refresh to activate interval */
  225. #define CFG_RDLAT 4 /* data latency from read command */
  226. #define CFG_PRETOACT 3 /* Precharge to activate interval */
  227. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  228. #define CFG_ACTORW 3 /* Activate to R/W */
  229. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  230. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  231. #define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
  232. #define CFG_REGISTERD_TYPE_BUFFER 1
  233. /* memory bank settings*/
  234. /*
  235. * only bits 20-29 are actually used from these vales to set the
  236. * start/end address the upper two bits will be 0, and the lower 20
  237. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  238. * end address
  239. */
  240. #define CFG_BANK0_START 0x00000000
  241. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  242. #define CFG_BANK0_ENABLE 1
  243. #define CFG_BANK1_START 0x3ff00000
  244. #define CFG_BANK1_END 0x3fffffff
  245. #define CFG_BANK1_ENABLE 0
  246. #define CFG_BANK2_START 0x3ff00000
  247. #define CFG_BANK2_END 0x3fffffff
  248. #define CFG_BANK2_ENABLE 0
  249. #define CFG_BANK3_START 0x3ff00000
  250. #define CFG_BANK3_END 0x3fffffff
  251. #define CFG_BANK3_ENABLE 0
  252. #define CFG_BANK4_START 0x00000000
  253. #define CFG_BANK4_END 0x00000000
  254. #define CFG_BANK4_ENABLE 0
  255. #define CFG_BANK5_START 0x00000000
  256. #define CFG_BANK5_END 0x00000000
  257. #define CFG_BANK5_ENABLE 0
  258. #define CFG_BANK6_START 0x00000000
  259. #define CFG_BANK6_END 0x00000000
  260. #define CFG_BANK6_ENABLE 0
  261. #define CFG_BANK7_START 0x00000000
  262. #define CFG_BANK7_END 0x00000000
  263. #define CFG_BANK7_ENABLE 0
  264. /*
  265. * Memory bank enable bitmask, specifying which of the banks defined above
  266. are actually present. MSB is for bank #7, LSB is for bank #0.
  267. */
  268. #define CFG_BANK_ENABLE 0x01
  269. #define CFG_ODCR 0xff /* configures line driver impedances, */
  270. /* see 8240 book for bit definitions */
  271. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  272. /* currently accessed page in memory */
  273. /* see 8240 book for details */
  274. /* SDRAM 0 - 256MB */
  275. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  276. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  277. /* stack in DCACHE @ 1GB (no backing mem) */
  278. #if defined(USE_DINK32)
  279. #define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
  280. #define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
  281. #else
  282. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  283. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  284. #endif
  285. /* PCI memory */
  286. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  287. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  288. /* Flash, config addrs, etc */
  289. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  290. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  291. #define CFG_DBAT0L CFG_IBAT0L
  292. #define CFG_DBAT0U CFG_IBAT0U
  293. #define CFG_DBAT1L CFG_IBAT1L
  294. #define CFG_DBAT1U CFG_IBAT1U
  295. #define CFG_DBAT2L CFG_IBAT2L
  296. #define CFG_DBAT2U CFG_IBAT2U
  297. #define CFG_DBAT3L CFG_IBAT3L
  298. #define CFG_DBAT3U CFG_IBAT3U
  299. /*
  300. * For booting Linux, the board info and command line data
  301. * have to be in the first 8 MB of memory, since this is
  302. * the maximum mapped by the Linux kernel during initialization.
  303. */
  304. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  305. /*-----------------------------------------------------------------------
  306. * FLASH organization
  307. */
  308. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  309. #define CFG_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
  310. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  311. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  312. /*-----------------------------------------------------------------------
  313. * Cache Configuration
  314. */
  315. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  316. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  317. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  318. #endif
  319. /*
  320. * Internal Definitions
  321. *
  322. * Boot Flags
  323. */
  324. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  325. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  326. /* values according to the manual */
  327. #define CONFIG_DRAM_50MHZ 1
  328. #define CONFIG_SDRAM_50MHZ
  329. #undef NR_8259_INTS
  330. #define NR_8259_INTS 1
  331. #define CONFIG_DISK_SPINUP_TIME 1000000
  332. #endif /* __CONFIG_H */