NX823.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * (C) Copyright 2001
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2001
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  36. #define CONFIG_NX823 1 /* ...on a NEXUS 823 module */
  37. /*#define CONFIG_VIDEO 1 */
  38. #define CONFIG_8xx_GCLK_FREQ MPC8XX_SPEED
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #undef CONFIG_8xx_CONS_SMC2
  41. #undef CONFIG_8xx_CONS_NONE
  42. #define CONFIG_BAUDRATE 57600 /* console baudrate = 115kbps */
  43. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  44. #define CONFIG_BOOTARGS "ramdisk=8000 "\
  45. "root=/dev/nfs rw nfsroot=10.77.77.250:/ppcroot "\
  46. "nfsaddrs=10.77.77.20:10.77.77.250"
  47. #define CONFIG_BOOTCOMMAND "bootm 400e0000"
  48. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  49. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  50. #undef CONFIG_WATCHDOG /* watchdog disabled, for now */
  51. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  52. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_AUTOSCRIPT)
  53. #define CONFIG_AUTOSCRIPT
  54. /* call various generic functions */
  55. #define CONFIG_MISC_INIT_R
  56. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  57. #include <cmd_confdefs.h>
  58. /*
  59. * Miscellaneous configurable options
  60. */
  61. #define CFG_LONGHELP /* undef to save memory */
  62. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  63. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  64. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  65. #else
  66. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  67. #endif
  68. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  69. #define CFG_MAXARGS 16 /* max number of command args */
  70. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  71. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  72. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  73. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  74. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  75. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  76. /*
  77. * Low Level Configuration Settings
  78. * (address mappings, register initial values, etc.)
  79. * You should know what you are doing if you make changes here.
  80. */
  81. /*-----------------------------------------------------------------------
  82. * Internal Memory Mapped Register
  83. */
  84. #define CFG_IMMR 0xFFF00000
  85. /*-----------------------------------------------------------------------
  86. * Definitions for initial stack pointer and data area (in DPRAM)
  87. */
  88. #define CFG_INIT_RAM_ADDR CFG_IMMR
  89. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  90. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  91. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  92. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  93. /*-----------------------------------------------------------------------
  94. * Start addresses for the final memory configuration
  95. * (Set up by the startup code)
  96. * Please note that CFG_SDRAM_BASE _must_ start at 0
  97. */
  98. #define CFG_SDRAM_BASE 0x00000000
  99. #define CFG_FLASH_BASE 0x40000000
  100. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  101. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  102. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  103. /*
  104. * For booting Linux, the board info and command line data
  105. * have to be in the first 8 MB of memory, since this is
  106. * the maximum mapped by the Linux kernel during initialization.
  107. */
  108. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  109. /*-----------------------------------------------------------------------
  110. * FLASH organization
  111. */
  112. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  113. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  114. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  115. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  116. #define CFG_ENV_IS_IN_FLASH 1
  117. #define xEMBED
  118. #ifdef EMBED
  119. #define CFG_ENV_SIZE 0x200 /* FIXME How big when embedded?? */
  120. #define CFG_ENV_ADDR CFG_MONITOR_BASE
  121. #else
  122. #define CFG_ENV_ADDR 0x40020000 /* absolute address for now */
  123. #define CFG_ENV_SIZE 0x20000 /* 8K ouch, this may later be */
  124. #endif
  125. #define CFG_FLASH_SN_BASE 0x4001fff0 /* programmer automagically puts */
  126. #define CFG_FLASH_SN_SECTOR 0x40000000 /* a serial number here */
  127. #define CFG_FLASH_SN_BYTES 8
  128. /*-----------------------------------------------------------------------
  129. * Cache Configuration
  130. */
  131. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  132. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  133. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * SYPCR - System Protection Control 11-9
  137. * SYPCR can only be written once after reset!
  138. *-----------------------------------------------------------------------
  139. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  140. */
  141. #if defined(CONFIG_WATCHDOG)
  142. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  143. SYPCR_SWE | SYPCR_SWP)
  144. #else
  145. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  146. #endif
  147. /*-----------------------------------------------------------------------
  148. * SIUMCR - SIU Module Configuration 12-30
  149. *-----------------------------------------------------------------------
  150. * PCMCIA config., multi-function pin tri-state
  151. */
  152. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00)
  153. /*-----------------------------------------------------------------------
  154. * TBSCR - Time Base Status and Control 12-16
  155. *-----------------------------------------------------------------------
  156. * Clear Reference Interrupt Status, Timebase freezing enabled
  157. */
  158. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  159. /*-----------------------------------------------------------------------
  160. * RTCSC - Real-Time Clock Status and Control Register 12-18
  161. *-----------------------------------------------------------------------
  162. */
  163. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  164. /*-----------------------------------------------------------------------
  165. * PISCR - Periodic Interrupt Status and Control 12-23
  166. *-----------------------------------------------------------------------
  167. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  168. */
  169. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  170. /*-----------------------------------------------------------------------
  171. * PLPRCR - PLL, Low-Power, and Reset Control Register 5-7
  172. *-----------------------------------------------------------------------
  173. * Reset PLL lock status sticky bit, timer expired status bit and timer
  174. * interrupt status bit
  175. */
  176. #define MPC8XX_SPEED 66666666L
  177. #define MPC8XX_XIN 32768 /* 32.768 kHz crystal */
  178. #define MPC8XX_FACT (MPC8XX_SPEED/MPC8XX_XIN)
  179. #define CFG_PLPRCR_MF ((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT)
  180. #define CFG_PLPRCR (CFG_PLPRCR_MF | PLPRCR_TEXPS | PLPRCR_TMIST)
  181. /*-----------------------------------------------------------------------
  182. * SCCR - System Clock and reset Control Register 5-3
  183. *-----------------------------------------------------------------------
  184. * Set clock output, timebase and RTC source and divider,
  185. * power management and some other internal clocks
  186. */
  187. #define SCCR_MASK SCCR_EBDF11
  188. #define CFG_SCCR (SCCR_TBS | \
  189. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  190. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  191. SCCR_DFALCD00)
  192. /*-----------------------------------------------------------------------
  193. *
  194. *-----------------------------------------------------------------------
  195. *
  196. */
  197. #define CFG_DER 0
  198. /*
  199. * Init Memory Controller:
  200. *
  201. * BR0 and OR0 (FLASH)
  202. */
  203. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  204. /* used to re-map FLASH both when starting from SRAM or FLASH:
  205. * restrict access enough to keep SRAM working (if any)
  206. * but not too much to meddle with FLASH accesses
  207. */
  208. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  209. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  210. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
  211. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  212. OR_SCY_8_CLK )
  213. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  214. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  215. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  216. /*
  217. * BR1/2 and OR1/2 (SDRAM)
  218. */
  219. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  220. #define SDRAM_BASE2_PRELIM 0x20000000 /* SDRAM bank #1 */
  221. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  222. /* SDRAM timing: Multiplexed addresses, drive GPL5 high on first cycle */
  223. #define CFG_OR_TIMING_SDRAM (OR_G5LS | OR_CSNT_SAM)
  224. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  225. #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  226. #define CFG_OR2_PRELIM CFG_OR1_PRELIM
  227. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  228. /* IO and memory mapped stuff */
  229. #define NX823_IO_OR_AM 0xFFFF0000 /* mask for IO addresses */
  230. #define NX823_IO_BASE 0xFF000000 /* start of IO */
  231. #define GPOUT_OFFSET (3<<16)
  232. #define QUART_OFFSET (4<<16)
  233. #define VIDAC_OFFSET (5<<16)
  234. #define CPLD_OFFSET (6<<16)
  235. #define SED1386_OFFSET (7<<16)
  236. /*
  237. * BR3 and OR3 (general purpose output latches)
  238. */
  239. #define GPOUT_BASE (NX823_IO_BASE + GPOUT_OFFSET)
  240. #define GPOUT_TIMING (OR_CSNT_SAM | OR_TRLX | OR_BI)
  241. #define CFG_OR3_PRELIM (NX823_IO_OR_AM | GPOUT_TIMING)
  242. #define CFG_BR3_PRELIM (GPOUT_BASE | BR_V)
  243. /*
  244. * BR4 and OR4 (QUART)
  245. */
  246. #define QUART_BASE (NX823_IO_BASE + QUART_OFFSET)
  247. #define QUART_TIMING (OR_ACS_DIV4 | OR_SCY_3_CLK | OR_CSNT_SAM | OR_TRLX)
  248. #define CFG_OR4_PRELIM (NX823_IO_OR_AM | QUART_TIMING | OR_BI)
  249. #define CFG_BR4_PRELIM (QUART_BASE | BR_PS_8 | BR_V)
  250. /*
  251. * BR5 and OR5 (Video DAC)
  252. */
  253. #define VIDAC_BASE (NX823_IO_BASE + VIDAC_OFFSET)
  254. #define VIDAC_TIMING (OR_ACS_DIV4 | OR_SCY_3_CLK | OR_CSNT_SAM | OR_EHTR)
  255. #define CFG_OR5_PRELIM (NX823_IO_OR_AM | VIDAC_TIMING | OR_BI)
  256. #define CFG_BR5_PRELIM (VIDAC_BASE | BR_PS_8 | BR_V)
  257. /*
  258. * BR6 and OR6 (CPLD)
  259. * FIXME timing not verified for CPLD
  260. */
  261. #define CPLD_BASE (NX823_IO_BASE + CPLD_OFFSET)
  262. #define CPLD_TIMING (OR_ACS_DIV4 | OR_SCY_3_CLK | OR_CSNT_SAM | OR_EHTR)
  263. #define CFG_OR6_PRELIM (NX823_IO_OR_AM | CPLD_TIMING | OR_BI)
  264. #define CFG_BR6_PRELIM (CPLD_BASE | BR_PS_8 | BR_V )
  265. /*
  266. * BR7 and OR7 (SED1386)
  267. * FIXME timing not verified for SED controller
  268. */
  269. #define SED1386_BASE 0xF7000000
  270. #define CFG_OR7_PRELIM (0xFF000000 | OR_BI | OR_SETA)
  271. #define CFG_BR7_PRELIM (SED1386_BASE | BR_PS_16 | BR_V )
  272. /*
  273. * Memory Periodic Timer Prescaler
  274. */
  275. /* periodic timer for refresh */
  276. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  277. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  278. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  279. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  280. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  281. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  282. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  283. /*
  284. * MAMR settings for SDRAM
  285. */
  286. /* 8 column SDRAM */
  287. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  288. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  289. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  290. /* 9 column SDRAM */
  291. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  292. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  293. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  294. /*
  295. * Internal Definitions
  296. *
  297. * Boot Flags
  298. */
  299. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  300. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  301. #define CONFIG_ENV_OVERWRITE /* allow changes to ethaddr (for now) */
  302. #define CONFIG_ETHADDR 00:10:20:30:40:50
  303. #define CONFIG_IPADDR 10.77.77.20
  304. #define CONFIG_SERVERIP 10.77.77.250
  305. #endif /* __CONFIG_H */