MPC8540ADS.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * (C) Copyright 2002,2003 Motorola,Inc.
  3. * Xianghua Xiao <X.Xiao@motorola.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* mpc8540ads board configuration file */
  24. /* please refer to doc/README.mpc85xxads for more info */
  25. /* make sure you change the MAC address and other network params first,
  26. * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  34. #define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1 Chip */
  35. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  36. #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific*/
  37. #undef CONFIG_PCI /* pci ethernet support */
  38. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  39. #define CONFIG_ENV_OVERWRITE
  40. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  41. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  42. #if defined(CONFIG_MPC85xx_REV1)
  43. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  44. #endif
  45. /* Using Localbus SDRAM to emulate flash before we can program the flash,
  46. * normally you only need a flash-boot image(u-boot.bin),if unsure undef this.
  47. */
  48. #undef CONFIG_RAM_AS_FLASH
  49. #if !defined(CONFIG_PCI) /* some PCI card is 33Mhz only */
  50. #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */
  51. #else
  52. #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
  53. #endif
  54. #if !defined(CONFIG_SPD_EEPROM) /* manually set up DDR parameters */
  55. #define CONFIG_DDR_SETTING
  56. #endif
  57. /* below can be toggled for performance analysis. otherwise use default */
  58. #define CONFIG_L2_CACHE /* toggle L2 cache */
  59. #undef CONFIG_BTB /* toggle branch predition */
  60. #undef CONFIG_ADDR_STREAMING /* toggle addr streaming */
  61. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  62. #undef CFG_DRAM_TEST /* memory test, takes time */
  63. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  64. #define CFG_MEMTEST_END 0x00400000
  65. #if defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET)
  66. #error "You can only use either PCI Ethernet Card or TSEC Ethernet, not both."
  67. #endif
  68. /*
  69. * Base addresses -- Note these are effective addresses where the
  70. * actual resources get mapped (not physical addresses)
  71. */
  72. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  73. #define CFG_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
  74. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  75. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  76. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  77. #define CFG_SDRAM_SIZE 128 /* DDR is now 128MB */
  78. #if defined(CONFIG_RAM_AS_FLASH)
  79. #define CFG_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
  80. #else
  81. #define CFG_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */
  82. #endif
  83. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  84. #if defined(CONFIG_RAM_AS_FLASH)
  85. #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH 16M */
  86. #define CFG_BR0_PRELIM 0xf8001801 /* port size 32bit */
  87. #else /* Boot from real Flash */
  88. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  89. #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
  90. #endif
  91. #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  92. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  93. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  94. #undef CFG_FLASH_CHECKSUM
  95. #define CFG_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms)*/
  96. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms)*/
  97. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  98. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  99. #define CFG_RAMBOOT
  100. #else
  101. #undef CFG_RAMBOOT
  102. #endif
  103. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  104. #if defined(CONFIG_DDR_SETTING)
  105. #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  106. #define CFG_DDR_CS0_CONFIG 0x80000002
  107. #define CFG_DDR_TIMING_1 0x37344321
  108. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning*/
  109. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR*/
  110. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  111. #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page*/
  112. #endif
  113. #undef CONFIG_CLOCKS_IN_MHZ
  114. /* local bus definitions */
  115. #define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
  116. #define CFG_OR2_PRELIM 0xfc006901
  117. #define CFG_LBC_LCRR 0x00030004 /* local bus freq divider*/
  118. #define CFG_LBC_LBCR 0x00000000
  119. #define CFG_LBC_LSRT 0x20000000
  120. #define CFG_LBC_MRTPR 0x20000000
  121. #define CFG_LBC_LSDMR_1 0x2861b723
  122. #define CFG_LBC_LSDMR_2 0x0861b723
  123. #define CFG_LBC_LSDMR_3 0x0861b723
  124. #define CFG_LBC_LSDMR_4 0x1861b723
  125. #define CFG_LBC_LSDMR_5 0x4061b723
  126. #if defined(CONFIG_RAM_AS_FLASH)
  127. #define CFG_BR4_PRELIM 0xf8000801 /* 32KB, 8-bit wide for ADS config reg */
  128. #else
  129. #define CFG_BR4_PRELIM 0xfc000801 /* 32KB, 8-bit wide for ADS config reg */
  130. #endif
  131. #define CFG_OR4_PRELIM 0xffffe1f1
  132. #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
  133. #define CONFIG_L1_INIT_RAM
  134. #define CFG_INIT_RAM_LOCK 1
  135. #define CFG_INIT_RAM_ADDR 0x40000000 /* Initial RAM address */
  136. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  137. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  138. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  139. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  140. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  141. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  142. /* Serial Port */
  143. #define CONFIG_CONS_INDEX 1
  144. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  145. #define CFG_NS16550
  146. #define CFG_NS16550_SERIAL
  147. #define CFG_NS16550_REG_SIZE 1
  148. #define CFG_NS16550_CLK get_bus_freq(0)
  149. #define CONFIG_BAUDRATE 115200
  150. #define CFG_BAUDRATE_TABLE \
  151. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  152. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  153. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  154. /* Use the HUSH parser */
  155. #define CFG_HUSH_PARSER
  156. #ifdef CFG_HUSH_PARSER
  157. #define CFG_PROMPT_HUSH_PS2 "> "
  158. #endif
  159. /* I2C */
  160. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  161. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  162. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  163. #define CFG_I2C_SLAVE 0x7F
  164. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  165. /* General PCI */
  166. #define CFG_PCI_MEM_BASE 0xe0000000
  167. #define CFG_PCI_MEM_PHYS 0xe0000000
  168. #define CFG_PCI_MEM_SIZE 0x10000000
  169. #if defined(CONFIG_PCI)
  170. #define CONFIG_NET_MULTI
  171. #undef CONFIG_EEPRO100
  172. #define CONFIG_TULIP
  173. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  174. #if !defined(CONFIG_PCI_PNP)
  175. #define PCI_ENET0_IOADDR 0xe0000000
  176. #define PCI_ENET0_MEMADDR 0xe0000000
  177. #define PCI_IDSEL_NUMBER 0x0c /*slot0->3(IDSEL)=12->15*/
  178. #endif
  179. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  180. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  181. #if defined(CONFIG_MPC85xx_REV1) /* Errata PCI 8 */
  182. #define CFG_PCI_SUBSYS_DEVICEID 0x0003
  183. #else
  184. #define CFG_PCI_SUBSYS_DEVICEID 0x0008
  185. #endif
  186. #elif defined(CONFIG_TSEC_ENET)
  187. #define CONFIG_NET_MULTI 1
  188. #define CONFIG_PHY_M88E1011 1 /* GigaBit Ether PHY */
  189. #define CONFIG_MII 1 /* MII PHY management */
  190. #define CONFIG_PHY_ADDR 8 /* PHY address */
  191. #endif
  192. /* Environment */
  193. #ifndef CFG_RAMBOOT
  194. #if defined(CONFIG_RAM_AS_FLASH)
  195. #define CFG_ENV_IS_NOWHERE
  196. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x100000)
  197. #define CFG_ENV_SIZE 0x2000
  198. #else
  199. #define CFG_ENV_IS_IN_FLASH 1
  200. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  201. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  202. #endif
  203. #define CFG_ENV_SIZE 0x2000
  204. #else
  205. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  206. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  207. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  208. #define CFG_ENV_SIZE 0x2000
  209. #endif
  210. #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=163.12.64.52:/localhome/r6aads/linuxppc/target ip=10.82.0.105:163.12.64.52:10.82.1.254:255.255.254.0:mpc8540ads-003:eth0:off console=ttyS0,115200"
  211. /*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/
  212. #define CONFIG_BOOTCOMMAND "bootm 0xff300000 0xff700000"
  213. #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
  214. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  215. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  216. #if defined(CFG_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH)
  217. #if defined(CONFIG_PCI)
  218. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_PCI | CFG_CMD_I2C ) & \
  219. ~(CFG_CMD_ENV | CFG_CMD_LOADS ))
  220. #else
  221. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_I2C ) & \
  222. ~(CFG_CMD_ENV | \
  223. CFG_CMD_LOADS ))
  224. #endif
  225. #else
  226. #if defined(CONFIG_PCI)
  227. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI | CFG_CMD_PING | CFG_CMD_I2C )
  228. #else
  229. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_I2C )
  230. #endif
  231. #endif
  232. #include <cmd_confdefs.h>
  233. #undef CONFIG_WATCHDOG /* watchdog disabled */
  234. /*
  235. * Miscellaneous configurable options
  236. */
  237. #define CFG_LONGHELP /* undef to save memory */
  238. #define CFG_PROMPT "MPC8540ADS=> " /* Monitor Command Prompt */
  239. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  240. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  241. #else
  242. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  243. #endif
  244. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  245. #define CFG_MAXARGS 16 /* max number of command args */
  246. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  247. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  248. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  249. /*
  250. * For booting Linux, the board info and command line data
  251. * have to be in the first 8 MB of memory, since this is
  252. * the maximum mapped by the Linux kernel during initialization.
  253. */
  254. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  255. /* Cache Configuration */
  256. #define CFG_DCACHE_SIZE 32768
  257. #define CFG_CACHELINE_SIZE 32
  258. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  259. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  260. #endif
  261. /*
  262. * Internal Definitions
  263. *
  264. * Boot Flags
  265. */
  266. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  267. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  268. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  269. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  270. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  271. #endif
  272. /* NOTE: change below for your network setting!!! */
  273. #if defined(CONFIG_TSEC_ENET)
  274. #define CONFIG_ETHADDR 00:01:af:07:9b:8a
  275. #define CONFIG_ETH1ADDR 00:01:af:07:9b:8b
  276. #define CONFIG_ETH2ADDR 00:01:af:07:9b:8c
  277. #endif
  278. #define CONFIG_SERVERIP 163.12.64.52
  279. #define CONFIG_IPADDR 10.82.0.105
  280. #define CONFIG_GATEWAYIP 10.82.1.254
  281. #define CONFIG_NETMASK 255.255.254.0
  282. #define CONFIG_HOSTNAME MPC8560ADS_PILOT_003
  283. #define CONFIG_ROOTPATH /home/r6aads/mpclinux/eldk-2.0.2/ppc_82xx
  284. #define CONFIG_BOOTFILE pImage
  285. #endif /* __CONFIG_H */