ESTEEM192E.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  33. #define CONFIG_ESTEEM192E 1 /* ...on a EST ESTEEM192E */
  34. #define CONFIG_FLASH_16BIT 1 /* Rom 16 bit data bus */
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define MPC8XX_FACT 10 /* Multiply by 10 */
  39. #define MPC8XX_XIN 4915200 /* 4.915200 MHz in - ??? - XXX */
  40. #define CFG_PLPRCR_MF ((MPC8XX_FACT-1) << 20)
  41. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT)) /* 49,152,000 Hz */
  42. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ /* Force it - dont measure it */
  43. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  44. #define CONFIG_BAUDRATE 9600
  45. #if 0
  46. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  47. #else
  48. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  49. #endif
  50. #define CONFIG_BOOTCOMMAND "bootm 40030000" /* autoboot command */
  51. #define CONFIG_BOOTARGS "root=/dev/ram rw ramdisk=8192 " \
  52. "ip=100.100.100.21:100.100.100.14:100.100.100.1:255.0.0.0 "
  53. /*
  54. * Miscellaneous configurable options
  55. */
  56. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  57. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  58. #undef CONFIG_WATCHDOG /* watchdog disabled */
  59. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  60. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  61. #include <cmd_confdefs.h>
  62. #define CFG_LONGHELP /* undef to save memory */
  63. #define CFG_PROMPT "BOOT: " /* Monitor Command Prompt */
  64. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  65. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  66. #define CFG_MAXARGS 8 /* max number of command args */
  67. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  68. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  69. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  70. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  71. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  72. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  73. /*
  74. * Low Level Configuration Settings
  75. * (address mappings, register initial values, etc.)
  76. * You should know what you are doing if you make changes here.
  77. */
  78. /*-----------------------------------------------------------------------
  79. * Internal Memory Mapped Register
  80. */
  81. #define CFG_IMMR 0xFF000000
  82. /*-----------------------------------------------------------------------
  83. * Definitions for initial stack pointer and data area (in DPRAM)
  84. */
  85. #define CFG_INIT_RAM_ADDR CFG_IMMR
  86. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  87. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  88. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  89. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  90. /*-----------------------------------------------------------------------
  91. * Start addresses for the final memory configuration
  92. * (Set up by the startup code)
  93. * Please note that CFG_SDRAM_BASE _must_ start at 0
  94. */
  95. #define CFG_SDRAM_BASE 0x00000000
  96. #define CFG_FLASH_BASE 0x40000000
  97. #ifdef DEBUG
  98. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  99. #else
  100. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  101. #endif
  102. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  103. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  104. /*
  105. * For booting Linux, the board info and command line data
  106. * have to be in the first 8 MB of memory, since this is
  107. * the maximum mapped by the Linux kernel during initialization.
  108. */
  109. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  110. /*-----------------------------------------------------------------------
  111. * FLASH organization
  112. */
  113. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  114. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  115. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  116. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  117. #define CFG_ENV_IS_IN_FLASH 1
  118. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  119. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  120. /*-----------------------------------------------------------------------
  121. * Cache Configuration
  122. */
  123. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  124. /*-----------------------------------------------------------------------
  125. * SYPCR - System Protection Control 11-9
  126. * SYPCR can only be written once after reset!
  127. *-----------------------------------------------------------------------
  128. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  129. */
  130. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  131. /*-----------------------------------------------------------------------
  132. * SUMCR - SIU Module Configuration 11-6
  133. *-----------------------------------------------------------------------
  134. * PCMCIA config., multi-function pin tri-state
  135. */
  136. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) /* DBGC00 */
  137. /*-----------------------------------------------------------------------
  138. * TBSCR - Time Base Status and Control 11-26
  139. *-----------------------------------------------------------------------
  140. * Clear Reference Interrupt Status, Timebase freezing enabled
  141. */
  142. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  143. /* (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) */
  144. /*-----------------------------------------------------------------------
  145. * PISCR - Periodic Interrupt Status and Control 11-31
  146. *-----------------------------------------------------------------------
  147. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  148. */
  149. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  150. /*-----------------------------------------------------------------------
  151. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  152. *-----------------------------------------------------------------------
  153. * Reset PLL lock status sticky bit, timer expired status bit and timer
  154. * interrupt status bit - leave PLL multiplication factor unchanged !
  155. */
  156. #define CFG_PLPRCR (CFG_PLPRCR_MF | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  157. /*-----------------------------------------------------------------------
  158. * SCCR - System Clock and reset Control Register 15-27
  159. *-----------------------------------------------------------------------
  160. * Set clock output, timebase and RTC source and divider,
  161. * power management and some other internal clocks
  162. */
  163. #define SCCR_MASK SCCR_EBDF11
  164. #define CFG_SCCR (SCCR_TBS | \
  165. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  166. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  167. SCCR_DFALCD00)
  168. /*-----------------------------------------------------------------------
  169. * PCMCIA stuff
  170. *-----------------------------------------------------------------------
  171. *
  172. */
  173. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  174. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  175. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  176. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  177. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  178. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  179. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  180. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  181. #define CFG_PCMCIA_INTERRUPT SIU_LEVEL6
  182. /*-----------------------------------------------------------------------
  183. *
  184. *-----------------------------------------------------------------------
  185. *
  186. */
  187. /*#define CFG_DER 0x2002000F*/
  188. #define CFG_DER 0
  189. /*#define CFG_DER 0x02002000 */
  190. /*
  191. * Init Memory Controller:
  192. *
  193. * BR0/1 and OR0/1 (FLASH)
  194. */
  195. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  196. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  197. /* used to re-map FLASH both when starting from SRAM or FLASH:
  198. * restrict access enough to keep SRAM working (if any)
  199. * but not too much to meddle with FLASH accesses
  200. */
  201. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  202. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  203. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  204. #define CFG_OR_TIMING_FLASH 0x00000160
  205. /*(OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  206. OR_SCY_5_CLK | OR_EHTR) */
  207. #define CFG_OR0_REMAP 0x80000160 /*(CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)*/
  208. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  209. #define CFG_BR0_PRELIM ( FLASH_BASE0_PRELIM | 0x00000801 )
  210. #define CFG_OR1_REMAP CFG_OR0_REMAP
  211. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  212. #define CFG_BR1_PRELIM ( FLASH_BASE1_PRELIM | 0x00000801 )
  213. /*
  214. * BR2/3 and OR2/3 (SDRAM)
  215. *
  216. */
  217. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  218. #define SDRAM_BASE3_PRELIM 0x04000000 /* SDRAM bank #1 */
  219. #define SDRAM_MAX_SIZE 0x02000000 /* max 32 MB per bank */
  220. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  221. #define CFG_OR_TIMING_SDRAM 0x00000A00
  222. #define CFG_OR2_PRELIM 0xFC000E00
  223. #define CFG_BR2_PRELIM (SDRAM_BASE2_PRELIM | 0x00000081)
  224. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  225. #define CFG_BR3_PRELIM (SDRAM_BASE3_PRELIM | 0x00000081)
  226. /*
  227. * Memory Periodic Timer Prescaler
  228. */
  229. /* periodic timer for refresh */
  230. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  231. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  232. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  233. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  234. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  235. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  236. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  237. /*
  238. * MAMR settings for SDRAM
  239. */
  240. /* 8 column SDRAM */
  241. #define CFG_MAMR_8COL 0x18803112
  242. #define CFG_MAMR_9COL 0x18803112 /* same as 8 column because its just easier to port with*/
  243. /*
  244. * Internal Definitions
  245. *
  246. * Boot Flags
  247. */
  248. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  249. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  250. /*
  251. * Internal Definitions
  252. *
  253. * Boot Flags
  254. */
  255. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  256. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  257. #endif /* __CONFIG_H */