cpu.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright 2014-2015, Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _FSL_LAYERSCAPE_CPU_H
  7. #define _FSL_LAYERSCAPE_CPU_H
  8. static struct cpu_type cpu_type_list[] = {
  9. CPU_TYPE_ENTRY(LS2080A, LS2080A, 8),
  10. CPU_TYPE_ENTRY(LS2085A, LS2085A, 8),
  11. CPU_TYPE_ENTRY(LS2045A, LS2045A, 4),
  12. CPU_TYPE_ENTRY(LS1043A, LS1043A, 4),
  13. CPU_TYPE_ENTRY(LS1023A, LS1023A, 2),
  14. CPU_TYPE_ENTRY(LS1046A, LS1046A, 4),
  15. CPU_TYPE_ENTRY(LS1026A, LS1026A, 2),
  16. CPU_TYPE_ENTRY(LS2040A, LS2040A, 4),
  17. CPU_TYPE_ENTRY(LS1012A, LS1012A, 1),
  18. };
  19. #ifndef CONFIG_SYS_DCACHE_OFF
  20. #ifdef CONFIG_FSL_LSCH3
  21. #define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
  22. #define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
  23. #define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
  24. #define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
  25. #define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
  26. #define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
  27. #define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
  28. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  29. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  30. #define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
  31. #define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
  32. #define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
  33. #define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
  34. #define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
  35. #define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
  36. #define CONFIG_SYS_FSL_MC_BASE 0x80c000000
  37. #define CONFIG_SYS_FSL_MC_SIZE 0x4000000
  38. #define CONFIG_SYS_FSL_NI_BASE 0x810000000
  39. #define CONFIG_SYS_FSL_NI_SIZE 0x8000000
  40. #define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
  41. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
  42. #define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
  43. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
  44. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
  45. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
  46. #define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
  47. #define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
  48. #define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
  49. #define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
  50. #define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
  51. #define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
  52. #define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
  53. #define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
  54. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
  55. #elif defined(CONFIG_FSL_LSCH2)
  56. #define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
  57. #define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
  58. #define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
  59. #define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
  60. #define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
  61. #define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
  62. #define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
  63. #define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
  64. #define CONFIG_SYS_FSL_IFC_BASE 0x60000000
  65. #define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
  66. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  67. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  68. #define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
  69. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
  70. #define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
  71. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
  72. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
  73. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
  74. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
  75. #define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
  76. #define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
  77. #endif
  78. #define EARLY_PGTABLE_SIZE 0x5000
  79. static struct mm_region early_map[] = {
  80. #ifdef CONFIG_FSL_LSCH3
  81. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  82. CONFIG_SYS_FSL_CCSR_SIZE,
  83. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  84. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  85. },
  86. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  87. CONFIG_SYS_FSL_OCRAM_SIZE,
  88. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  89. },
  90. { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
  91. CONFIG_SYS_FSL_QSPI_SIZE1,
  92. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE},
  93. /* For IFC Region #1, only the first 4MB is cache-enabled */
  94. { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
  95. CONFIG_SYS_FSL_IFC_SIZE1_1,
  96. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  97. },
  98. { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  99. CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  100. CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
  101. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  102. },
  103. { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
  104. CONFIG_SYS_FSL_IFC_SIZE1,
  105. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  106. },
  107. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  108. CONFIG_SYS_FSL_DRAM_SIZE1,
  109. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  110. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  111. },
  112. /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
  113. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  114. CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
  115. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  116. },
  117. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  118. CONFIG_SYS_FSL_DCSR_SIZE,
  119. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  120. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  121. },
  122. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  123. CONFIG_SYS_FSL_DRAM_SIZE2,
  124. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  125. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  126. },
  127. #elif defined(CONFIG_FSL_LSCH2)
  128. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  129. CONFIG_SYS_FSL_CCSR_SIZE,
  130. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  131. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  132. },
  133. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  134. CONFIG_SYS_FSL_OCRAM_SIZE,
  135. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  136. },
  137. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  138. CONFIG_SYS_FSL_DCSR_SIZE,
  139. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  140. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  141. },
  142. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  143. CONFIG_SYS_FSL_QSPI_SIZE,
  144. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  145. },
  146. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  147. CONFIG_SYS_FSL_IFC_SIZE,
  148. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  149. },
  150. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  151. CONFIG_SYS_FSL_DRAM_SIZE1,
  152. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  153. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  154. },
  155. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  156. CONFIG_SYS_FSL_DRAM_SIZE2,
  157. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  158. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  159. },
  160. #endif
  161. {}, /* list terminator */
  162. };
  163. static struct mm_region final_map[] = {
  164. #ifdef CONFIG_FSL_LSCH3
  165. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  166. CONFIG_SYS_FSL_CCSR_SIZE,
  167. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  168. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  169. },
  170. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  171. CONFIG_SYS_FSL_OCRAM_SIZE,
  172. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  173. },
  174. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  175. CONFIG_SYS_FSL_DRAM_SIZE1,
  176. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  177. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  178. },
  179. { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
  180. CONFIG_SYS_FSL_QSPI_SIZE1,
  181. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  182. },
  183. { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
  184. CONFIG_SYS_FSL_QSPI_SIZE2,
  185. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  186. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  187. },
  188. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  189. CONFIG_SYS_FSL_IFC_SIZE2,
  190. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  191. },
  192. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  193. CONFIG_SYS_FSL_DCSR_SIZE,
  194. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  195. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  196. },
  197. { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
  198. CONFIG_SYS_FSL_MC_SIZE,
  199. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  200. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  201. },
  202. { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
  203. CONFIG_SYS_FSL_NI_SIZE,
  204. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  205. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  206. },
  207. /* For QBMAN portal, only the first 64MB is cache-enabled */
  208. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  209. CONFIG_SYS_FSL_QBMAN_SIZE_1,
  210. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  211. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS
  212. },
  213. { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  214. CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  215. CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
  216. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  217. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  218. },
  219. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  220. CONFIG_SYS_PCIE1_PHYS_SIZE,
  221. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  222. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  223. },
  224. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  225. CONFIG_SYS_PCIE2_PHYS_SIZE,
  226. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  227. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  228. },
  229. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  230. CONFIG_SYS_PCIE3_PHYS_SIZE,
  231. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  232. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  233. },
  234. #ifdef CONFIG_LS2080A
  235. { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
  236. CONFIG_SYS_PCIE4_PHYS_SIZE,
  237. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  238. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  239. },
  240. #endif
  241. { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
  242. CONFIG_SYS_FSL_WRIOP1_SIZE,
  243. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  244. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  245. },
  246. { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
  247. CONFIG_SYS_FSL_AIOP1_SIZE,
  248. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  249. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  250. },
  251. { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
  252. CONFIG_SYS_FSL_PEBUF_SIZE,
  253. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  254. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  255. },
  256. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  257. CONFIG_SYS_FSL_DRAM_SIZE2,
  258. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  259. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  260. },
  261. #elif defined(CONFIG_FSL_LSCH2)
  262. { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
  263. CONFIG_SYS_FSL_BOOTROM_SIZE,
  264. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  265. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  266. },
  267. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  268. CONFIG_SYS_FSL_CCSR_SIZE,
  269. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  270. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  271. },
  272. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  273. CONFIG_SYS_FSL_OCRAM_SIZE,
  274. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  275. },
  276. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  277. CONFIG_SYS_FSL_DCSR_SIZE,
  278. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  279. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  280. },
  281. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  282. CONFIG_SYS_FSL_QSPI_SIZE,
  283. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  284. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  285. },
  286. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  287. CONFIG_SYS_FSL_IFC_SIZE,
  288. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  289. },
  290. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  291. CONFIG_SYS_FSL_DRAM_SIZE1,
  292. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  293. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  294. },
  295. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  296. CONFIG_SYS_FSL_QBMAN_SIZE,
  297. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  298. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  299. },
  300. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  301. CONFIG_SYS_FSL_DRAM_SIZE2,
  302. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  303. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  304. },
  305. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  306. CONFIG_SYS_PCIE1_PHYS_SIZE,
  307. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  308. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  309. },
  310. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  311. CONFIG_SYS_PCIE2_PHYS_SIZE,
  312. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  313. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  314. },
  315. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  316. CONFIG_SYS_PCIE3_PHYS_SIZE,
  317. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  318. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  319. },
  320. { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
  321. CONFIG_SYS_FSL_DRAM_SIZE3,
  322. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  323. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  324. },
  325. #endif
  326. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  327. {}, /* space holder for secure mem */
  328. #endif
  329. {},
  330. };
  331. #endif /* !CONFIG_SYS_DCACHE_OFF */
  332. int fsl_qoriq_core_to_cluster(unsigned int core);
  333. u32 cpu_mask(void);
  334. #endif /* _FSL_LAYERSCAPE_CPU_H */