config.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2015, Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
  7. #define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
  8. #include <fsl_ddrc_version.h>
  9. #ifdef CONFIG_SYS_FSL_DDR4
  10. #define CONFIG_SYS_FSL_DDRC_GEN4
  11. #else
  12. #define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
  13. #endif
  14. #ifndef CONFIG_LS1012A
  15. #define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
  16. #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
  17. #endif
  18. /*
  19. * Reserve secure memory
  20. * To be aligned with MMU block size
  21. */
  22. #define CONFIG_SYS_MEM_RESERVE_SECURE (2048 * 1024) /* 2MB */
  23. #ifdef CONFIG_LS2080A
  24. #define CONFIG_MAX_CPUS 16
  25. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
  26. #define CONFIG_NUM_DDR_CONTROLLERS 3
  27. #define CONFIG_SYS_FSL_HAS_DP_DDR /* Runtime check to confirm */
  28. #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
  29. #define SRDS_MAX_LANES 8
  30. #define CONFIG_SYS_FSL_SRDS_1
  31. #define CONFIG_SYS_FSL_SRDS_2
  32. #define CONFIG_SYS_PAGE_SIZE 0x10000
  33. #define CONFIG_SYS_CACHELINE_SIZE 64
  34. #ifndef L1_CACHE_BYTES
  35. #define L1_CACHE_SHIFT 6
  36. #define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
  37. #endif
  38. #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
  39. #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
  40. /* DDR */
  41. #define CONFIG_SYS_FSL_DDR_LE
  42. #define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
  43. #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
  44. #define CONFIG_SYS_FSL_CCSR_GUR_LE
  45. #define CONFIG_SYS_FSL_CCSR_SCFG_LE
  46. #define CONFIG_SYS_FSL_ESDHC_LE
  47. #define CONFIG_SYS_FSL_IFC_LE
  48. #define CONFIG_SYS_FSL_PEX_LUT_LE
  49. #define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
  50. /* Generic Interrupt Controller Definitions */
  51. #define GICD_BASE 0x06000000
  52. #define GICR_BASE 0x06100000
  53. /* SMMU Defintions */
  54. #define SMMU_BASE 0x05000000 /* GR0 Base */
  55. /* SFP */
  56. #define CONFIG_SYS_FSL_SFP_VER_3_4
  57. #define CONFIG_SYS_FSL_SFP_LE
  58. #define CONFIG_SYS_FSL_SRK_LE
  59. /* SEC */
  60. #define CONFIG_SYS_FSL_SEC_LE
  61. #define CONFIG_SYS_FSL_SEC_COMPAT 5
  62. /* Security Monitor */
  63. #define CONFIG_SYS_FSL_SEC_MON_LE
  64. /* Secure Boot */
  65. #define CONFIG_ESBC_HDR_LS
  66. /* DCFG - GUR */
  67. #define CONFIG_SYS_FSL_CCSR_GUR_LE
  68. /* Cache Coherent Interconnect */
  69. #define CCI_MN_BASE 0x04000000
  70. #define CCI_MN_RNF_NODEID_LIST 0x180
  71. #define CCI_MN_DVM_DOMAIN_CTL 0x200
  72. #define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
  73. #define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
  74. #define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
  75. #define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
  76. #define CCN_HN_F_SAM_NODEID_MASK 0x7f
  77. #define CCN_HN_F_SAM_NODEID_DDR0 0x4
  78. #define CCN_HN_F_SAM_NODEID_DDR1 0xe
  79. #define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
  80. #define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
  81. #define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
  82. #define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
  83. #define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
  84. #define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
  85. #define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
  86. #define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
  87. #define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
  88. #define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
  89. /* TZ Protection Controller Definitions */
  90. #define TZPC_BASE 0x02200000
  91. #define TZPCR0SIZE_BASE (TZPC_BASE)
  92. #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
  93. #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
  94. #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
  95. #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
  96. #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
  97. #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
  98. #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
  99. #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
  100. #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
  101. #define DCSR_CGACRE5 0x700070914ULL
  102. #define EPU_EPCMPR5 0x700060914ULL
  103. #define EPU_EPCCR5 0x700060814ULL
  104. #define EPU_EPSMCR5 0x700060228ULL
  105. #define EPU_EPECR5 0x700060314ULL
  106. #define EPU_EPCTR5 0x700060a14ULL
  107. #define EPU_EPGCR 0x700060000ULL
  108. #define CONFIG_SYS_FSL_ERRATUM_A008336
  109. #define CONFIG_SYS_FSL_ERRATUM_A008511
  110. #define CONFIG_SYS_FSL_ERRATUM_A008514
  111. #define CONFIG_SYS_FSL_ERRATUM_A008585
  112. #define CONFIG_SYS_FSL_ERRATUM_A008751
  113. #define CONFIG_SYS_FSL_ERRATUM_A009635
  114. #define CONFIG_SYS_FSL_ERRATUM_A009663
  115. #define CONFIG_SYS_FSL_ERRATUM_A009801
  116. #define CONFIG_SYS_FSL_ERRATUM_A009803
  117. #define CONFIG_SYS_FSL_ERRATUM_A009942
  118. #define CONFIG_SYS_FSL_ERRATUM_A010165
  119. /* ARM A57 CORE ERRATA */
  120. #define CONFIG_ARM_ERRATA_826974
  121. #define CONFIG_ARM_ERRATA_828024
  122. #define CONFIG_ARM_ERRATA_829520
  123. #define CONFIG_ARM_ERRATA_833471
  124. #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
  125. #elif defined(CONFIG_FSL_LSCH2)
  126. #define CONFIG_SYS_CACHELINE_SIZE 64
  127. #define CONFIG_NUM_DDR_CONTROLLERS 1
  128. #define CONFIG_SYS_FSL_SEC_COMPAT 5
  129. #define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
  130. #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00200000 /* 2M */
  131. #define CONFIG_SYS_CCSRBAR_DEFAULT 0x01000000
  132. #define CONFIG_SYS_FSL_CCSR_SCFG_BE
  133. #define CONFIG_SYS_FSL_ESDHC_BE
  134. #define CONFIG_SYS_FSL_WDOG_BE
  135. #define CONFIG_SYS_FSL_DSPI_BE
  136. #define CONFIG_SYS_FSL_QSPI_BE
  137. #define CONFIG_SYS_FSL_CCSR_GUR_BE
  138. #define CONFIG_SYS_FSL_PEX_LUT_BE
  139. #define CONFIG_SYS_FSL_SEC_BE
  140. #define CONFIG_SYS_FSL_SRDS_1
  141. /* SoC related */
  142. #ifdef CONFIG_LS1043A
  143. #define CONFIG_MAX_CPUS 4
  144. #define CONFIG_SYS_FMAN_V3
  145. #define CONFIG_SYS_NUM_FMAN 1
  146. #define CONFIG_SYS_NUM_FM1_DTSEC 7
  147. #define CONFIG_SYS_NUM_FM1_10GEC 1
  148. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  149. #define CONFIG_SYS_FSL_DDR_BE
  150. #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
  151. #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
  152. #define QE_MURAM_SIZE 0x6000UL
  153. #define MAX_QE_RISC 1
  154. #define QE_NUM_OF_SNUM 28
  155. #define CONFIG_SYS_FSL_IFC_BE
  156. #define CONFIG_SYS_FSL_SFP_VER_3_2
  157. #define CONFIG_SYS_FSL_SEC_MON_BE
  158. #define CONFIG_SYS_FSL_SFP_BE
  159. #define CONFIG_SYS_FSL_SRK_LE
  160. #define CONFIG_KEY_REVOCATION
  161. /* SMMU Defintions */
  162. #define SMMU_BASE 0x09000000
  163. /* Generic Interrupt Controller Definitions */
  164. #define GICD_BASE 0x01401000
  165. #define GICC_BASE 0x01402000
  166. #define CONFIG_SYS_FSL_ERRATUM_A008850
  167. #define CONFIG_SYS_FSL_ERRATUM_A009663
  168. #define CONFIG_SYS_FSL_ERRATUM_A009929
  169. #define CONFIG_SYS_FSL_ERRATUM_A009942
  170. #define CONFIG_SYS_FSL_ERRATUM_A009660
  171. #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
  172. #elif defined(CONFIG_LS1012A)
  173. #define CONFIG_MAX_CPUS 1
  174. #undef CONFIG_SYS_FSL_DDRC_ARM_GEN3
  175. #define GICD_BASE 0x01401000
  176. #define GICC_BASE 0x01402000
  177. #elif defined(CONFIG_LS1046A)
  178. #define CONFIG_MAX_CPUS 4
  179. #define CONFIG_SYS_FMAN_V3
  180. #define CONFIG_SYS_NUM_FMAN 1
  181. #define CONFIG_SYS_NUM_FM1_DTSEC 8
  182. #define CONFIG_SYS_NUM_FM1_10GEC 2
  183. #define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
  184. #define CONFIG_SYS_FSL_DDR_BE
  185. #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
  186. #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
  187. #define CONFIG_SYS_FSL_SRDS_2
  188. #define CONFIG_SYS_FSL_IFC_BE
  189. #define CONFIG_SYS_FSL_SFP_VER_3_2
  190. #define CONFIG_SYS_FSL_SNVS_LE
  191. #define CONFIG_SYS_FSL_SFP_BE
  192. #define CONFIG_SYS_FSL_SRK_LE
  193. #define CONFIG_KEY_REVOCATION
  194. /* SMMU Defintions */
  195. #define SMMU_BASE 0x09000000
  196. /* Generic Interrupt Controller Definitions */
  197. #define GICD_BASE 0x01410000
  198. #define GICC_BASE 0x01420000
  199. #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
  200. #else
  201. #error SoC not defined
  202. #endif
  203. #endif
  204. #endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */