cache-cp15.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/system.h>
  9. #include <asm/cache.h>
  10. #include <linux/compiler.h>
  11. #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
  12. DECLARE_GLOBAL_DATA_PTR;
  13. __weak void arm_init_before_mmu(void)
  14. {
  15. }
  16. __weak void arm_init_domains(void)
  17. {
  18. }
  19. void set_section_dcache(int section, enum dcache_option option)
  20. {
  21. #ifdef CONFIG_ARMV7_LPAE
  22. u64 *page_table = (u64 *)gd->arch.tlb_addr;
  23. /* Need to set the access flag to not fault */
  24. u64 value = TTB_SECT_AP | TTB_SECT_AF;
  25. #else
  26. u32 *page_table = (u32 *)gd->arch.tlb_addr;
  27. u32 value = TTB_SECT_AP;
  28. #endif
  29. /* Add the page offset */
  30. value |= ((u32)section << MMU_SECTION_SHIFT);
  31. /* Add caching bits */
  32. value |= option;
  33. /* Set PTE */
  34. page_table[section] = value;
  35. }
  36. __weak void mmu_page_table_flush(unsigned long start, unsigned long stop)
  37. {
  38. debug("%s: Warning: not implemented\n", __func__);
  39. }
  40. void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
  41. enum dcache_option option)
  42. {
  43. #ifdef CONFIG_ARMV7_LPAE
  44. u64 *page_table = (u64 *)gd->arch.tlb_addr;
  45. #else
  46. u32 *page_table = (u32 *)gd->arch.tlb_addr;
  47. #endif
  48. unsigned long startpt, stoppt;
  49. unsigned long upto, end;
  50. end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT;
  51. start = start >> MMU_SECTION_SHIFT;
  52. #ifdef CONFIG_ARMV7_LPAE
  53. debug("%s: start=%pa, size=%zu, option=%llx\n", __func__, &start, size,
  54. option);
  55. #else
  56. debug("%s: start=%pa, size=%zu, option=0x%x\n", __func__, &start, size,
  57. option);
  58. #endif
  59. for (upto = start; upto < end; upto++)
  60. set_section_dcache(upto, option);
  61. /*
  62. * Make sure range is cache line aligned
  63. * Only CPU maintains page tables, hence it is safe to always
  64. * flush complete cache lines...
  65. */
  66. startpt = (unsigned long)&page_table[start];
  67. startpt &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
  68. stoppt = (unsigned long)&page_table[end];
  69. stoppt = ALIGN(stoppt, CONFIG_SYS_CACHELINE_SIZE);
  70. mmu_page_table_flush(startpt, stoppt);
  71. }
  72. __weak void dram_bank_mmu_setup(int bank)
  73. {
  74. bd_t *bd = gd->bd;
  75. int i;
  76. debug("%s: bank: %d\n", __func__, bank);
  77. for (i = bd->bi_dram[bank].start >> MMU_SECTION_SHIFT;
  78. i < (bd->bi_dram[bank].start >> MMU_SECTION_SHIFT) +
  79. (bd->bi_dram[bank].size >> MMU_SECTION_SHIFT);
  80. i++) {
  81. #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
  82. set_section_dcache(i, DCACHE_WRITETHROUGH);
  83. #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
  84. set_section_dcache(i, DCACHE_WRITEALLOC);
  85. #else
  86. set_section_dcache(i, DCACHE_WRITEBACK);
  87. #endif
  88. }
  89. }
  90. /* to activate the MMU we need to set up virtual memory: use 1M areas */
  91. static inline void mmu_setup(void)
  92. {
  93. int i;
  94. u32 reg;
  95. arm_init_before_mmu();
  96. /* Set up an identity-mapping for all 4GB, rw for everyone */
  97. for (i = 0; i < ((4096ULL * 1024 * 1024) >> MMU_SECTION_SHIFT); i++)
  98. set_section_dcache(i, DCACHE_OFF);
  99. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  100. dram_bank_mmu_setup(i);
  101. }
  102. #if defined(CONFIG_ARMV7_LPAE) && __LINUX_ARM_ARCH__ != 4
  103. /* Set up 4 PTE entries pointing to our 4 1GB page tables */
  104. for (i = 0; i < 4; i++) {
  105. u64 *page_table = (u64 *)(gd->arch.tlb_addr + (4096 * 4));
  106. u64 tpt = gd->arch.tlb_addr + (4096 * i);
  107. page_table[i] = tpt | TTB_PAGETABLE;
  108. }
  109. reg = TTBCR_EAE;
  110. #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
  111. reg |= TTBCR_ORGN0_WT | TTBCR_IRGN0_WT;
  112. #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
  113. reg |= TTBCR_ORGN0_WBWA | TTBCR_IRGN0_WBWA;
  114. #else
  115. reg |= TTBCR_ORGN0_WBNWA | TTBCR_IRGN0_WBNWA;
  116. #endif
  117. if (is_hyp()) {
  118. /* Set HTCR to enable LPAE */
  119. asm volatile("mcr p15, 4, %0, c2, c0, 2"
  120. : : "r" (reg) : "memory");
  121. /* Set HTTBR0 */
  122. asm volatile("mcrr p15, 4, %0, %1, c2"
  123. :
  124. : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
  125. : "memory");
  126. /* Set HMAIR */
  127. asm volatile("mcr p15, 4, %0, c10, c2, 0"
  128. : : "r" (MEMORY_ATTRIBUTES) : "memory");
  129. } else {
  130. /* Set TTBCR to enable LPAE */
  131. asm volatile("mcr p15, 0, %0, c2, c0, 2"
  132. : : "r" (reg) : "memory");
  133. /* Set 64-bit TTBR0 */
  134. asm volatile("mcrr p15, 0, %0, %1, c2"
  135. :
  136. : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
  137. : "memory");
  138. /* Set MAIR */
  139. asm volatile("mcr p15, 0, %0, c10, c2, 0"
  140. : : "r" (MEMORY_ATTRIBUTES) : "memory");
  141. }
  142. #elif defined(CONFIG_CPU_V7)
  143. if (is_hyp()) {
  144. /* Set HTCR to disable LPAE */
  145. asm volatile("mcr p15, 4, %0, c2, c0, 2"
  146. : : "r" (0) : "memory");
  147. } else {
  148. /* Set TTBCR to disable LPAE */
  149. asm volatile("mcr p15, 0, %0, c2, c0, 2"
  150. : : "r" (0) : "memory");
  151. }
  152. /* Set TTBR0 */
  153. reg = gd->arch.tlb_addr & TTBR0_BASE_ADDR_MASK;
  154. #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
  155. reg |= TTBR0_RGN_WT | TTBR0_IRGN_WT;
  156. #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
  157. reg |= TTBR0_RGN_WBWA | TTBR0_IRGN_WBWA;
  158. #else
  159. reg |= TTBR0_RGN_WB | TTBR0_IRGN_WB;
  160. #endif
  161. asm volatile("mcr p15, 0, %0, c2, c0, 0"
  162. : : "r" (reg) : "memory");
  163. #else
  164. /* Copy the page table address to cp15 */
  165. asm volatile("mcr p15, 0, %0, c2, c0, 0"
  166. : : "r" (gd->arch.tlb_addr) : "memory");
  167. #endif
  168. /* Set the access control to all-supervisor */
  169. asm volatile("mcr p15, 0, %0, c3, c0, 0"
  170. : : "r" (~0));
  171. arm_init_domains();
  172. /* and enable the mmu */
  173. reg = get_cr(); /* get control reg. */
  174. set_cr(reg | CR_M);
  175. }
  176. static int mmu_enabled(void)
  177. {
  178. return get_cr() & CR_M;
  179. }
  180. /* cache_bit must be either CR_I or CR_C */
  181. static void cache_enable(uint32_t cache_bit)
  182. {
  183. uint32_t reg;
  184. /* The data cache is not active unless the mmu is enabled too */
  185. if ((cache_bit == CR_C) && !mmu_enabled())
  186. mmu_setup();
  187. reg = get_cr(); /* get control reg. */
  188. set_cr(reg | cache_bit);
  189. }
  190. /* cache_bit must be either CR_I or CR_C */
  191. static void cache_disable(uint32_t cache_bit)
  192. {
  193. uint32_t reg;
  194. reg = get_cr();
  195. if (cache_bit == CR_C) {
  196. /* if cache isn;t enabled no need to disable */
  197. if ((reg & CR_C) != CR_C)
  198. return;
  199. /* if disabling data cache, disable mmu too */
  200. cache_bit |= CR_M;
  201. }
  202. reg = get_cr();
  203. if (cache_bit == (CR_C | CR_M))
  204. flush_dcache_all();
  205. set_cr(reg & ~cache_bit);
  206. }
  207. #endif
  208. #ifdef CONFIG_SYS_ICACHE_OFF
  209. void icache_enable (void)
  210. {
  211. return;
  212. }
  213. void icache_disable (void)
  214. {
  215. return;
  216. }
  217. int icache_status (void)
  218. {
  219. return 0; /* always off */
  220. }
  221. #else
  222. void icache_enable(void)
  223. {
  224. cache_enable(CR_I);
  225. }
  226. void icache_disable(void)
  227. {
  228. cache_disable(CR_I);
  229. }
  230. int icache_status(void)
  231. {
  232. return (get_cr() & CR_I) != 0;
  233. }
  234. #endif
  235. #ifdef CONFIG_SYS_DCACHE_OFF
  236. void dcache_enable (void)
  237. {
  238. return;
  239. }
  240. void dcache_disable (void)
  241. {
  242. return;
  243. }
  244. int dcache_status (void)
  245. {
  246. return 0; /* always off */
  247. }
  248. #else
  249. void dcache_enable(void)
  250. {
  251. cache_enable(CR_C);
  252. }
  253. void dcache_disable(void)
  254. {
  255. cache_disable(CR_C);
  256. }
  257. int dcache_status(void)
  258. {
  259. return (get_cr() & CR_C) != 0;
  260. }
  261. #endif