gxbb.h 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. /*
  2. * (C) Copyright 2016 - Beniamino Galvani <b.galvani@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __GXBB_H__
  7. #define __GXBB_H__
  8. #define GXBB_PERIPHS_BASE 0xc8834400
  9. #define GXBB_HIU_BASE 0xc883c000
  10. #define GXBB_ETH_BASE 0xc9410000
  11. /* Peripherals registers */
  12. #define GXBB_PERIPHS_ADDR(off) (GXBB_PERIPHS_BASE + ((off) << 2))
  13. /* GPIO registers 0 to 6 */
  14. #define _GXBB_GPIO_OFF(n) ((n) == 6 ? 0x08 : 0x0c + 3 * (n))
  15. #define GXBB_GPIO_EN(n) GXBB_PERIPHS_ADDR(_GXBB_GPIO_OFF(n) + 0)
  16. #define GXBB_GPIO_IN(n) GXBB_PERIPHS_ADDR(_GXBB_GPIO_OFF(n) + 1)
  17. #define GXBB_GPIO_OUT(n) GXBB_PERIPHS_ADDR(_GXBB_GPIO_OFF(n) + 2)
  18. #define GXBB_ETH_REG_0 GXBB_PERIPHS_ADDR(0x50)
  19. #define GXBB_ETH_REG_1 GXBB_PERIPHS_ADDR(0x51)
  20. #define GXBB_ETH_REG_0_PHY_INTF BIT(0)
  21. #define GXBB_ETH_REG_0_TX_PHASE(x) (((x) & 3) << 5)
  22. #define GXBB_ETH_REG_0_TX_RATIO(x) (((x) & 7) << 7)
  23. #define GXBB_ETH_REG_0_PHY_CLK_EN BIT(10)
  24. #define GXBB_ETH_REG_0_CLK_EN BIT(12)
  25. /* HIU registers */
  26. #define GXBB_HIU_ADDR(off) (GXBB_HIU_BASE + ((off) << 2))
  27. #define GXBB_MEM_PD_REG_0 GXBB_HIU_ADDR(0x40)
  28. /* Ethernet memory power domain */
  29. #define GXBB_MEM_PD_REG_0_ETH_MASK (BIT(2) | BIT(3))
  30. /* Clock gates */
  31. #define GXBB_GCLK_MPEG_0 GXBB_HIU_ADDR(0x50)
  32. #define GXBB_GCLK_MPEG_1 GXBB_HIU_ADDR(0x51)
  33. #define GXBB_GCLK_MPEG_2 GXBB_HIU_ADDR(0x52)
  34. #define GXBB_GCLK_MPEG_OTHER GXBB_HIU_ADDR(0x53)
  35. #define GXBB_GCLK_MPEG_AO GXBB_HIU_ADDR(0x54)
  36. #define GXBB_GCLK_MPEG_1_ETH BIT(3)
  37. #endif /* __GXBB_H__ */