clocks.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/omap_common.h>
  34. #include <asm/arch/clocks.h>
  35. #include <asm/arch/sys_proto.h>
  36. #include <asm/utils.h>
  37. #include <asm/omap_gpio.h>
  38. #ifndef CONFIG_SPL_BUILD
  39. /*
  40. * printing to console doesn't work unless
  41. * this code is executed from SPL
  42. */
  43. #define printf(fmt, args...)
  44. #define puts(s)
  45. #endif
  46. #define abs(x) (((x) < 0) ? ((x)*-1) : (x))
  47. struct omap4_prcm_regs *const prcm = (struct omap4_prcm_regs *)0x4A004100;
  48. static const u32 sys_clk_array[8] = {
  49. 12000000, /* 12 MHz */
  50. 13000000, /* 13 MHz */
  51. 16800000, /* 16.8 MHz */
  52. 19200000, /* 19.2 MHz */
  53. 26000000, /* 26 MHz */
  54. 27000000, /* 27 MHz */
  55. 38400000, /* 38.4 MHz */
  56. };
  57. /*
  58. * The M & N values in the following tables are created using the
  59. * following tool:
  60. * tools/omap/clocks_get_m_n.c
  61. * Please use this tool for creating the table for any new frequency.
  62. */
  63. /* dpll locked at 1840 MHz MPU clk at 920 MHz(OPP Turbo 4460) - DCC OFF */
  64. static const struct dpll_params mpu_dpll_params_1840mhz[NUM_SYS_CLKS] = {
  65. {230, 2, 1, -1, -1, -1, -1, -1}, /* 12 MHz */
  66. {920, 12, 1, -1, -1, -1, -1, -1}, /* 13 MHz */
  67. {219, 3, 1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  68. {575, 11, 1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  69. {460, 12, 1, -1, -1, -1, -1, -1}, /* 26 MHz */
  70. {920, 26, 1, -1, -1, -1, -1, -1}, /* 27 MHz */
  71. {575, 23, 1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  72. };
  73. /* dpll locked at 1584 MHz - MPU clk at 792 MHz(OPP Turbo 4430) */
  74. static const struct dpll_params mpu_dpll_params_1584mhz[NUM_SYS_CLKS] = {
  75. {66, 0, 1, -1, -1, -1, -1, -1}, /* 12 MHz */
  76. {792, 12, 1, -1, -1, -1, -1, -1}, /* 13 MHz */
  77. {330, 6, 1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  78. {165, 3, 1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  79. {396, 12, 1, -1, -1, -1, -1, -1}, /* 26 MHz */
  80. {88, 2, 1, -1, -1, -1, -1, -1}, /* 27 MHz */
  81. {165, 7, 1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  82. };
  83. /* dpll locked at 1200 MHz - MPU clk at 600 MHz */
  84. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  85. {50, 0, 1, -1, -1, -1, -1, -1}, /* 12 MHz */
  86. {600, 12, 1, -1, -1, -1, -1, -1}, /* 13 MHz */
  87. {250, 6, 1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  88. {125, 3, 1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  89. {300, 12, 1, -1, -1, -1, -1, -1}, /* 26 MHz */
  90. {200, 8, 1, -1, -1, -1, -1, -1}, /* 27 MHz */
  91. {125, 7, 1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  92. };
  93. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  94. {200, 2, 1, 5, 8, 4, 6, 5}, /* 12 MHz */
  95. {800, 12, 1, 5, 8, 4, 6, 5}, /* 13 MHz */
  96. {619, 12, 1, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  97. {125, 2, 1, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  98. {400, 12, 1, 5, 8, 4, 6, 5}, /* 26 MHz */
  99. {800, 26, 1, 5, 8, 4, 6, 5}, /* 27 MHz */
  100. {125, 5, 1, 5, 8, 4, 6, 5} /* 38.4 MHz */
  101. };
  102. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  103. {127, 1, 1, 5, 8, 4, 6, 5}, /* 12 MHz */
  104. {762, 12, 1, 5, 8, 4, 6, 5}, /* 13 MHz */
  105. {635, 13, 1, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  106. {635, 15, 1, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  107. {381, 12, 1, 5, 8, 4, 6, 5}, /* 26 MHz */
  108. {254, 8, 1, 5, 8, 4, 6, 5}, /* 27 MHz */
  109. {496, 24, 1, 5, 8, 4, 6, 5} /* 38.4 MHz */
  110. };
  111. static const struct dpll_params
  112. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  113. {200, 2, 2, 5, 8, 4, 6, 5}, /* 12 MHz */
  114. {800, 12, 2, 5, 8, 4, 6, 5}, /* 13 MHz */
  115. {619, 12, 2, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  116. {125, 2, 2, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  117. {400, 12, 2, 5, 8, 4, 6, 5}, /* 26 MHz */
  118. {800, 26, 2, 5, 8, 4, 6, 5}, /* 27 MHz */
  119. {125, 5, 2, 5, 8, 4, 6, 5} /* 38.4 MHz */
  120. };
  121. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  122. {64, 0, 8, 6, 12, 9, 4, 5}, /* 12 MHz */
  123. {768, 12, 8, 6, 12, 9, 4, 5}, /* 13 MHz */
  124. {320, 6, 8, 6, 12, 9, 4, 5}, /* 16.8 MHz */
  125. {40, 0, 8, 6, 12, 9, 4, 5}, /* 19.2 MHz */
  126. {384, 12, 8, 6, 12, 9, 4, 5}, /* 26 MHz */
  127. {256, 8, 8, 6, 12, 9, 4, 5}, /* 27 MHz */
  128. {20, 0, 8, 6, 12, 9, 4, 5} /* 38.4 MHz */
  129. };
  130. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  131. {931, 11, -1, -1, 4, 7, -1, -1}, /* 12 MHz */
  132. {931, 12, -1, -1, 4, 7, -1, -1}, /* 13 MHz */
  133. {665, 11, -1, -1, 4, 7, -1, -1}, /* 16.8 MHz */
  134. {727, 14, -1, -1, 4, 7, -1, -1}, /* 19.2 MHz */
  135. {931, 25, -1, -1, 4, 7, -1, -1}, /* 26 MHz */
  136. {931, 26, -1, -1, 4, 7, -1, -1}, /* 27 MHz */
  137. {412, 16, -1, -1, 4, 7, -1, -1} /* 38.4 MHz */
  138. };
  139. /* ABE M & N values with sys_clk as source */
  140. static const struct dpll_params
  141. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  142. {49, 5, 1, 1, -1, -1, -1, -1}, /* 12 MHz */
  143. {68, 8, 1, 1, -1, -1, -1, -1}, /* 13 MHz */
  144. {35, 5, 1, 1, -1, -1, -1, -1}, /* 16.8 MHz */
  145. {46, 8, 1, 1, -1, -1, -1, -1}, /* 19.2 MHz */
  146. {34, 8, 1, 1, -1, -1, -1, -1}, /* 26 MHz */
  147. {29, 7, 1, 1, -1, -1, -1, -1}, /* 27 MHz */
  148. {64, 24, 1, 1, -1, -1, -1, -1} /* 38.4 MHz */
  149. };
  150. /* ABE M & N values with 32K clock as source */
  151. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  152. 750, 0, 1, 1, -1, -1, -1, -1
  153. };
  154. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  155. {80, 0, 2, -1, -1, -1, -1, -1}, /* 12 MHz */
  156. {960, 12, 2, -1, -1, -1, -1, -1}, /* 13 MHz */
  157. {400, 6, 2, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  158. {50, 0, 2, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  159. {480, 12, 2, -1, -1, -1, -1, -1}, /* 26 MHz */
  160. {320, 8, 2, -1, -1, -1, -1, -1}, /* 27 MHz */
  161. {25, 0, 2, -1, -1, -1, -1, -1} /* 38.4 MHz */
  162. };
  163. static inline u32 __get_sys_clk_index(void)
  164. {
  165. u32 ind;
  166. /*
  167. * For ES1 the ROM code calibration of sys clock is not reliable
  168. * due to hw issue. So, use hard-coded value. If this value is not
  169. * correct for any board over-ride this function in board file
  170. * From ES2.0 onwards you will get this information from
  171. * CM_SYS_CLKSEL
  172. */
  173. if (omap_revision() == OMAP4430_ES1_0)
  174. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  175. else {
  176. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  177. ind = (readl(&prcm->cm_sys_clksel) &
  178. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  179. }
  180. return ind;
  181. }
  182. u32 get_sys_clk_index(void)
  183. __attribute__ ((weak, alias("__get_sys_clk_index")));
  184. u32 get_sys_clk_freq(void)
  185. {
  186. u8 index = get_sys_clk_index();
  187. return sys_clk_array[index];
  188. }
  189. static inline void do_bypass_dpll(u32 *const base)
  190. {
  191. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  192. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  193. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  194. DPLL_EN_FAST_RELOCK_BYPASS <<
  195. CM_CLKMODE_DPLL_EN_SHIFT);
  196. }
  197. static inline void wait_for_bypass(u32 *const base)
  198. {
  199. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  200. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  201. LDELAY)) {
  202. printf("Bypassing DPLL failed %p\n", base);
  203. }
  204. }
  205. static inline void do_lock_dpll(u32 *const base)
  206. {
  207. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  208. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  209. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  210. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  211. }
  212. static inline void wait_for_lock(u32 *const base)
  213. {
  214. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  215. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  216. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  217. printf("DPLL locking failed for %p\n", base);
  218. hang();
  219. }
  220. }
  221. static void do_setup_dpll(u32 *const base, const struct dpll_params *params,
  222. u8 lock)
  223. {
  224. u32 temp;
  225. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  226. bypass_dpll(base);
  227. /* Set M & N */
  228. temp = readl(&dpll_regs->cm_clksel_dpll);
  229. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  230. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  231. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  232. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  233. writel(temp, &dpll_regs->cm_clksel_dpll);
  234. /* Lock */
  235. if (lock)
  236. do_lock_dpll(base);
  237. /* Setup post-dividers */
  238. if (params->m2 >= 0)
  239. writel(params->m2, &dpll_regs->cm_div_m2_dpll);
  240. if (params->m3 >= 0)
  241. writel(params->m3, &dpll_regs->cm_div_m3_dpll);
  242. if (params->m4 >= 0)
  243. writel(params->m4, &dpll_regs->cm_div_m4_dpll);
  244. if (params->m5 >= 0)
  245. writel(params->m5, &dpll_regs->cm_div_m5_dpll);
  246. if (params->m6 >= 0)
  247. writel(params->m6, &dpll_regs->cm_div_m6_dpll);
  248. if (params->m7 >= 0)
  249. writel(params->m7, &dpll_regs->cm_div_m7_dpll);
  250. /* Wait till the DPLL locks */
  251. if (lock)
  252. wait_for_lock(base);
  253. }
  254. const struct dpll_params *get_core_dpll_params(void)
  255. {
  256. u32 sysclk_ind = get_sys_clk_index();
  257. switch (omap_revision()) {
  258. case OMAP4430_ES1_0:
  259. return &core_dpll_params_es1_1524mhz[sysclk_ind];
  260. case OMAP4430_ES2_0:
  261. case OMAP4430_SILICON_ID_INVALID:
  262. /* safest */
  263. return &core_dpll_params_es2_1600mhz_ddr200mhz[sysclk_ind];
  264. default:
  265. return &core_dpll_params_1600mhz[sysclk_ind];
  266. }
  267. }
  268. u32 omap4_ddr_clk(void)
  269. {
  270. u32 ddr_clk, sys_clk_khz;
  271. const struct dpll_params *core_dpll_params;
  272. sys_clk_khz = get_sys_clk_freq() / 1000;
  273. core_dpll_params = get_core_dpll_params();
  274. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  275. /* Find Core DPLL locked frequency first */
  276. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  277. (core_dpll_params->n + 1);
  278. /*
  279. * DDR frequency is PHY_ROOT_CLK/2
  280. * PHY_ROOT_CLK = Fdpll/2/M2
  281. */
  282. ddr_clk = ddr_clk / 4 / core_dpll_params->m2;
  283. ddr_clk *= 1000; /* convert to Hz */
  284. debug("ddr_clk %d\n ", ddr_clk);
  285. return ddr_clk;
  286. }
  287. /*
  288. * Lock MPU dpll
  289. *
  290. * Resulting MPU frequencies:
  291. * 4430 ES1.0 : 600 MHz
  292. * 4430 ES2.x : 792 MHz (OPP Turbo)
  293. * 4460 : 920 MHz (OPP Turbo) - DCC disabled
  294. */
  295. void configure_mpu_dpll(void)
  296. {
  297. const struct dpll_params *params;
  298. struct dpll_regs *mpu_dpll_regs;
  299. u32 omap4_rev, sysclk_ind;
  300. omap4_rev = omap_revision();
  301. sysclk_ind = get_sys_clk_index();
  302. if (omap4_rev == OMAP4430_ES1_0)
  303. params = &mpu_dpll_params_1200mhz[sysclk_ind];
  304. else if (omap4_rev < OMAP4460_ES1_0)
  305. params = &mpu_dpll_params_1584mhz[sysclk_ind];
  306. else
  307. params = &mpu_dpll_params_1840mhz[sysclk_ind];
  308. /* DCC and clock divider settings for 4460 */
  309. if (omap4_rev >= OMAP4460_ES1_0) {
  310. mpu_dpll_regs =
  311. (struct dpll_regs *)&prcm->cm_clkmode_dpll_mpu;
  312. bypass_dpll(&prcm->cm_clkmode_dpll_mpu);
  313. clrbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  314. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  315. setbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  316. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  317. clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
  318. CM_CLKSEL_DCC_EN_MASK);
  319. }
  320. do_setup_dpll(&prcm->cm_clkmode_dpll_mpu, params, DPLL_LOCK);
  321. debug("MPU DPLL locked\n");
  322. }
  323. static void setup_dplls(void)
  324. {
  325. u32 sysclk_ind, temp;
  326. const struct dpll_params *params;
  327. debug("setup_dplls\n");
  328. sysclk_ind = get_sys_clk_index();
  329. /* CORE dpll */
  330. params = get_core_dpll_params(); /* default - safest */
  331. /*
  332. * Do not lock the core DPLL now. Just set it up.
  333. * Core DPLL will be locked after setting up EMIF
  334. * using the FREQ_UPDATE method(freq_update_core())
  335. */
  336. do_setup_dpll(&prcm->cm_clkmode_dpll_core, params, DPLL_NO_LOCK);
  337. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  338. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  339. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  340. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  341. writel(temp, &prcm->cm_clksel_core);
  342. debug("Core DPLL configured\n");
  343. /* lock PER dpll */
  344. do_setup_dpll(&prcm->cm_clkmode_dpll_per,
  345. &per_dpll_params_1536mhz[sysclk_ind], DPLL_LOCK);
  346. debug("PER DPLL locked\n");
  347. /* MPU dpll */
  348. configure_mpu_dpll();
  349. }
  350. static void setup_non_essential_dplls(void)
  351. {
  352. u32 sys_clk_khz, abe_ref_clk;
  353. u32 sysclk_ind, sd_div, num, den;
  354. const struct dpll_params *params;
  355. sysclk_ind = get_sys_clk_index();
  356. sys_clk_khz = get_sys_clk_freq() / 1000;
  357. /* IVA */
  358. clrsetbits_le32(&prcm->cm_bypclk_dpll_iva,
  359. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  360. do_setup_dpll(&prcm->cm_clkmode_dpll_iva,
  361. &iva_dpll_params_1862mhz[sysclk_ind], DPLL_LOCK);
  362. /*
  363. * USB:
  364. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  365. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  366. * - where CLKINP is sys_clk in MHz
  367. * Use CLKINP in KHz and adjust the denominator accordingly so
  368. * that we have enough accuracy and at the same time no overflow
  369. */
  370. params = &usb_dpll_params_1920mhz[sysclk_ind];
  371. num = params->m * sys_clk_khz;
  372. den = (params->n + 1) * 250 * 1000;
  373. num += den - 1;
  374. sd_div = num / den;
  375. clrsetbits_le32(&prcm->cm_clksel_dpll_usb,
  376. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  377. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  378. /* Now setup the dpll with the regular function */
  379. do_setup_dpll(&prcm->cm_clkmode_dpll_usb, params, DPLL_LOCK);
  380. #ifdef CONFIG_SYS_OMAP4_ABE_SYSCK
  381. params = &abe_dpll_params_sysclk_196608khz[sysclk_ind];
  382. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  383. #else
  384. params = &abe_dpll_params_32k_196608khz;
  385. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  386. /*
  387. * We need to enable some additional options to achieve
  388. * 196.608MHz from 32768 Hz
  389. */
  390. setbits_le32(&prcm->cm_clkmode_dpll_abe,
  391. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  392. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  393. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  394. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  395. /* Spend 4 REFCLK cycles at each stage */
  396. clrsetbits_le32(&prcm->cm_clkmode_dpll_abe,
  397. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  398. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  399. #endif
  400. /* Select the right reference clk */
  401. clrsetbits_le32(&prcm->cm_abe_pll_ref_clksel,
  402. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  403. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  404. /* Lock the dpll */
  405. do_setup_dpll(&prcm->cm_clkmode_dpll_abe, params, DPLL_LOCK);
  406. }
  407. static void do_scale_tps62361(u32 reg, u32 volt_mv)
  408. {
  409. u32 temp, step;
  410. step = volt_mv - TPS62361_BASE_VOLT_MV;
  411. step /= 10;
  412. /*
  413. * Select SET1 in TPS62361:
  414. * VSEL1 is grounded on board. So the following selects
  415. * VSEL1 = 0 and VSEL0 = 1
  416. */
  417. omap_set_gpio_direction(TPS62361_VSEL0_GPIO, 0);
  418. omap_set_gpio_dataout(TPS62361_VSEL0_GPIO, 1);
  419. temp = TPS62361_I2C_SLAVE_ADDR |
  420. (reg << PRM_VC_VAL_BYPASS_REGADDR_SHIFT) |
  421. (step << PRM_VC_VAL_BYPASS_DATA_SHIFT) |
  422. PRM_VC_VAL_BYPASS_VALID_BIT;
  423. debug("do_scale_tps62361: volt - %d step - 0x%x\n", volt_mv, step);
  424. writel(temp, &prcm->prm_vc_val_bypass);
  425. if (!wait_on_value(PRM_VC_VAL_BYPASS_VALID_BIT, 0,
  426. &prcm->prm_vc_val_bypass, LDELAY)) {
  427. puts("Scaling voltage failed for vdd_mpu from TPS\n");
  428. }
  429. }
  430. static void do_scale_vcore(u32 vcore_reg, u32 volt_mv)
  431. {
  432. u32 temp, offset_code;
  433. u32 step = 12660; /* 12.66 mV represented in uV */
  434. u32 offset = volt_mv;
  435. /* convert to uV for better accuracy in the calculations */
  436. offset *= 1000;
  437. if (omap_revision() == OMAP4430_ES1_0)
  438. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV;
  439. else
  440. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV;
  441. offset_code = (offset + step - 1) / step;
  442. /* The code starts at 1 not 0 */
  443. offset_code++;
  444. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  445. offset_code);
  446. temp = SMPS_I2C_SLAVE_ADDR |
  447. (vcore_reg << PRM_VC_VAL_BYPASS_REGADDR_SHIFT) |
  448. (offset_code << PRM_VC_VAL_BYPASS_DATA_SHIFT) |
  449. PRM_VC_VAL_BYPASS_VALID_BIT;
  450. writel(temp, &prcm->prm_vc_val_bypass);
  451. if (!wait_on_value(PRM_VC_VAL_BYPASS_VALID_BIT, 0,
  452. &prcm->prm_vc_val_bypass, LDELAY)) {
  453. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  454. }
  455. }
  456. /*
  457. * Setup the voltages for vdd_mpu, vdd_core, and vdd_iva
  458. * We set the maximum voltages allowed here because Smart-Reflex is not
  459. * enabled in bootloader. Voltage initialization in the kernel will set
  460. * these to the nominal values after enabling Smart-Reflex
  461. */
  462. static void scale_vcores(void)
  463. {
  464. u32 volt, sys_clk_khz, cycles_hi, cycles_low, temp, omap4_rev;
  465. sys_clk_khz = get_sys_clk_freq() / 1000;
  466. /*
  467. * Setup the dedicated I2C controller for Voltage Control
  468. * I2C clk - high period 40% low period 60%
  469. */
  470. cycles_hi = sys_clk_khz * 4 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  471. cycles_low = sys_clk_khz * 6 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  472. /* values to be set in register - less by 5 & 7 respectively */
  473. cycles_hi -= 5;
  474. cycles_low -= 7;
  475. temp = (cycles_hi << PRM_VC_CFG_I2C_CLK_SCLH_SHIFT) |
  476. (cycles_low << PRM_VC_CFG_I2C_CLK_SCLL_SHIFT);
  477. writel(temp, &prcm->prm_vc_cfg_i2c_clk);
  478. /* Disable high speed mode and all advanced features */
  479. writel(0x0, &prcm->prm_vc_cfg_i2c_mode);
  480. omap4_rev = omap_revision();
  481. /* TPS - supplies vdd_mpu on 4460 */
  482. if (omap4_rev >= OMAP4460_ES1_0) {
  483. volt = 1430;
  484. do_scale_tps62361(TPS62361_REG_ADDR_SET1, volt);
  485. }
  486. /*
  487. * VCORE 1
  488. *
  489. * 4430 : supplies vdd_mpu
  490. * Setting a high voltage for Nitro mode as smart reflex is not enabled.
  491. * We use the maximum possible value in the AVS range because the next
  492. * higher voltage in the discrete range (code >= 0b111010) is way too
  493. * high
  494. *
  495. * 4460 : supplies vdd_core
  496. */
  497. if (omap4_rev < OMAP4460_ES1_0) {
  498. volt = 1417;
  499. do_scale_vcore(SMPS_REG_ADDR_VCORE1, volt);
  500. } else {
  501. volt = 1200;
  502. do_scale_vcore(SMPS_REG_ADDR_VCORE1, volt);
  503. }
  504. /* VCORE 2 - supplies vdd_iva */
  505. volt = 1200;
  506. do_scale_vcore(SMPS_REG_ADDR_VCORE2, volt);
  507. /*
  508. * VCORE 3
  509. * 4430 : supplies vdd_core
  510. * 4460 : not connected
  511. */
  512. if (omap4_rev < OMAP4460_ES1_0) {
  513. volt = 1200;
  514. do_scale_vcore(SMPS_REG_ADDR_VCORE3, volt);
  515. }
  516. }
  517. static inline void enable_clock_domain(u32 *const clkctrl_reg, u32 enable_mode)
  518. {
  519. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  520. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  521. debug("Enable clock domain - 0x%08x\n", clkctrl_reg);
  522. }
  523. static inline void wait_for_clk_enable(u32 *clkctrl_addr)
  524. {
  525. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  526. u32 bound = LDELAY;
  527. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  528. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  529. clkctrl = readl(clkctrl_addr);
  530. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  531. MODULE_CLKCTRL_IDLEST_SHIFT;
  532. if (--bound == 0) {
  533. printf("Clock enable failed for 0x%p idlest 0x%x\n",
  534. clkctrl_addr, clkctrl);
  535. return;
  536. }
  537. }
  538. }
  539. static inline void enable_clock_module(u32 *const clkctrl_addr, u32 enable_mode,
  540. u32 wait_for_enable)
  541. {
  542. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  543. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  544. debug("Enable clock module - 0x%08x\n", clkctrl_addr);
  545. if (wait_for_enable)
  546. wait_for_clk_enable(clkctrl_addr);
  547. }
  548. /*
  549. * Enable essential clock domains, modules and
  550. * do some additional special settings needed
  551. */
  552. static void enable_basic_clocks(void)
  553. {
  554. u32 i, max = 100, wait_for_enable = 1;
  555. u32 *const clk_domains_essential[] = {
  556. &prcm->cm_l4per_clkstctrl,
  557. &prcm->cm_l3init_clkstctrl,
  558. &prcm->cm_memif_clkstctrl,
  559. &prcm->cm_l4cfg_clkstctrl,
  560. 0
  561. };
  562. u32 *const clk_modules_hw_auto_essential[] = {
  563. &prcm->cm_wkup_gpio1_clkctrl,
  564. &prcm->cm_l4per_gpio2_clkctrl,
  565. &prcm->cm_l4per_gpio3_clkctrl,
  566. &prcm->cm_l4per_gpio4_clkctrl,
  567. &prcm->cm_l4per_gpio5_clkctrl,
  568. &prcm->cm_l4per_gpio6_clkctrl,
  569. &prcm->cm_memif_emif_1_clkctrl,
  570. &prcm->cm_memif_emif_2_clkctrl,
  571. &prcm->cm_l3init_hsusbotg_clkctrl,
  572. &prcm->cm_l3init_usbphy_clkctrl,
  573. &prcm->cm_l4cfg_l4_cfg_clkctrl,
  574. 0
  575. };
  576. u32 *const clk_modules_explicit_en_essential[] = {
  577. &prcm->cm_l4per_gptimer2_clkctrl,
  578. &prcm->cm_l3init_hsmmc1_clkctrl,
  579. &prcm->cm_l3init_hsmmc2_clkctrl,
  580. &prcm->cm_l4per_mcspi1_clkctrl,
  581. &prcm->cm_wkup_gptimer1_clkctrl,
  582. &prcm->cm_l4per_i2c1_clkctrl,
  583. &prcm->cm_l4per_i2c2_clkctrl,
  584. &prcm->cm_l4per_i2c3_clkctrl,
  585. &prcm->cm_l4per_i2c4_clkctrl,
  586. &prcm->cm_wkup_wdtimer2_clkctrl,
  587. &prcm->cm_l4per_uart3_clkctrl,
  588. 0
  589. };
  590. /* Enable optional additional functional clock for GPIO4 */
  591. setbits_le32(&prcm->cm_l4per_gpio4_clkctrl,
  592. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  593. /* Enable 96 MHz clock for MMC1 & MMC2 */
  594. setbits_le32(&prcm->cm_l3init_hsmmc1_clkctrl,
  595. HSMMC_CLKCTRL_CLKSEL_MASK);
  596. setbits_le32(&prcm->cm_l3init_hsmmc2_clkctrl,
  597. HSMMC_CLKCTRL_CLKSEL_MASK);
  598. /* Select 32KHz clock as the source of GPTIMER1 */
  599. setbits_le32(&prcm->cm_wkup_gptimer1_clkctrl,
  600. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  601. /* Enable optional 48M functional clock for USB PHY */
  602. setbits_le32(&prcm->cm_l3init_usbphy_clkctrl,
  603. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  604. /* Put the clock domains in SW_WKUP mode */
  605. for (i = 0; (i < max) && clk_domains_essential[i]; i++) {
  606. enable_clock_domain(clk_domains_essential[i],
  607. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  608. }
  609. /* Clock modules that need to be put in HW_AUTO */
  610. for (i = 0; (i < max) && clk_modules_hw_auto_essential[i]; i++) {
  611. enable_clock_module(clk_modules_hw_auto_essential[i],
  612. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  613. wait_for_enable);
  614. };
  615. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  616. for (i = 0; (i < max) && clk_modules_explicit_en_essential[i]; i++) {
  617. enable_clock_module(clk_modules_explicit_en_essential[i],
  618. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  619. wait_for_enable);
  620. };
  621. /* Put the clock domains in HW_AUTO mode now */
  622. for (i = 0; (i < max) && clk_domains_essential[i]; i++) {
  623. enable_clock_domain(clk_domains_essential[i],
  624. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  625. }
  626. }
  627. /*
  628. * Enable non-essential clock domains, modules and
  629. * do some additional special settings needed
  630. */
  631. static void enable_non_essential_clocks(void)
  632. {
  633. u32 i, max = 100, wait_for_enable = 0;
  634. u32 *const clk_domains_non_essential[] = {
  635. &prcm->cm_mpu_m3_clkstctrl,
  636. &prcm->cm_ivahd_clkstctrl,
  637. &prcm->cm_dsp_clkstctrl,
  638. &prcm->cm_dss_clkstctrl,
  639. &prcm->cm_sgx_clkstctrl,
  640. &prcm->cm1_abe_clkstctrl,
  641. &prcm->cm_c2c_clkstctrl,
  642. &prcm->cm_cam_clkstctrl,
  643. &prcm->cm_dss_clkstctrl,
  644. &prcm->cm_sdma_clkstctrl,
  645. 0
  646. };
  647. u32 *const clk_modules_hw_auto_non_essential[] = {
  648. &prcm->cm_mpu_m3_mpu_m3_clkctrl,
  649. &prcm->cm_ivahd_ivahd_clkctrl,
  650. &prcm->cm_ivahd_sl2_clkctrl,
  651. &prcm->cm_dsp_dsp_clkctrl,
  652. &prcm->cm_l3_2_gpmc_clkctrl,
  653. &prcm->cm_l3instr_l3_3_clkctrl,
  654. &prcm->cm_l3instr_l3_instr_clkctrl,
  655. &prcm->cm_l3instr_intrconn_wp1_clkctrl,
  656. &prcm->cm_l3init_hsi_clkctrl,
  657. &prcm->cm_l3init_hsusbtll_clkctrl,
  658. 0
  659. };
  660. u32 *const clk_modules_explicit_en_non_essential[] = {
  661. &prcm->cm1_abe_aess_clkctrl,
  662. &prcm->cm1_abe_pdm_clkctrl,
  663. &prcm->cm1_abe_dmic_clkctrl,
  664. &prcm->cm1_abe_mcasp_clkctrl,
  665. &prcm->cm1_abe_mcbsp1_clkctrl,
  666. &prcm->cm1_abe_mcbsp2_clkctrl,
  667. &prcm->cm1_abe_mcbsp3_clkctrl,
  668. &prcm->cm1_abe_slimbus_clkctrl,
  669. &prcm->cm1_abe_timer5_clkctrl,
  670. &prcm->cm1_abe_timer6_clkctrl,
  671. &prcm->cm1_abe_timer7_clkctrl,
  672. &prcm->cm1_abe_timer8_clkctrl,
  673. &prcm->cm1_abe_wdt3_clkctrl,
  674. &prcm->cm_l4per_gptimer9_clkctrl,
  675. &prcm->cm_l4per_gptimer10_clkctrl,
  676. &prcm->cm_l4per_gptimer11_clkctrl,
  677. &prcm->cm_l4per_gptimer3_clkctrl,
  678. &prcm->cm_l4per_gptimer4_clkctrl,
  679. &prcm->cm_l4per_hdq1w_clkctrl,
  680. &prcm->cm_l4per_mcbsp4_clkctrl,
  681. &prcm->cm_l4per_mcspi2_clkctrl,
  682. &prcm->cm_l4per_mcspi3_clkctrl,
  683. &prcm->cm_l4per_mcspi4_clkctrl,
  684. &prcm->cm_l4per_mmcsd3_clkctrl,
  685. &prcm->cm_l4per_mmcsd4_clkctrl,
  686. &prcm->cm_l4per_mmcsd5_clkctrl,
  687. &prcm->cm_l4per_uart1_clkctrl,
  688. &prcm->cm_l4per_uart2_clkctrl,
  689. &prcm->cm_l4per_uart4_clkctrl,
  690. &prcm->cm_wkup_keyboard_clkctrl,
  691. &prcm->cm_wkup_wdtimer2_clkctrl,
  692. &prcm->cm_cam_iss_clkctrl,
  693. &prcm->cm_cam_fdif_clkctrl,
  694. &prcm->cm_dss_dss_clkctrl,
  695. &prcm->cm_sgx_sgx_clkctrl,
  696. &prcm->cm_l3init_hsusbhost_clkctrl,
  697. &prcm->cm_l3init_fsusb_clkctrl,
  698. 0
  699. };
  700. /* Enable optional functional clock for ISS */
  701. setbits_le32(&prcm->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  702. /* Enable all optional functional clocks of DSS */
  703. setbits_le32(&prcm->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  704. /* Put the clock domains in SW_WKUP mode */
  705. for (i = 0; (i < max) && clk_domains_non_essential[i]; i++) {
  706. enable_clock_domain(clk_domains_non_essential[i],
  707. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  708. }
  709. /* Clock modules that need to be put in HW_AUTO */
  710. for (i = 0; (i < max) && clk_modules_hw_auto_non_essential[i]; i++) {
  711. enable_clock_module(clk_modules_hw_auto_non_essential[i],
  712. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  713. wait_for_enable);
  714. };
  715. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  716. for (i = 0; (i < max) && clk_modules_explicit_en_non_essential[i];
  717. i++) {
  718. enable_clock_module(clk_modules_explicit_en_non_essential[i],
  719. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  720. wait_for_enable);
  721. };
  722. /* Put the clock domains in HW_AUTO mode now */
  723. for (i = 0; (i < max) && clk_domains_non_essential[i]; i++) {
  724. enable_clock_domain(clk_domains_non_essential[i],
  725. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  726. }
  727. /* Put camera module in no sleep mode */
  728. clrsetbits_le32(&prcm->cm_cam_clkstctrl, MODULE_CLKCTRL_MODULEMODE_MASK,
  729. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  730. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  731. }
  732. void freq_update_core(void)
  733. {
  734. u32 freq_config1 = 0;
  735. const struct dpll_params *core_dpll_params;
  736. core_dpll_params = get_core_dpll_params();
  737. /* Put EMIF clock domain in sw wakeup mode */
  738. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  739. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  740. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  741. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  742. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  743. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  744. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  745. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  746. freq_config1 |= (core_dpll_params->m2 <<
  747. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  748. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  749. writel(freq_config1, &prcm->cm_shadow_freq_config1);
  750. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  751. &prcm->cm_shadow_freq_config1, LDELAY)) {
  752. puts("FREQ UPDATE procedure failed!!");
  753. hang();
  754. }
  755. /* Put EMIF clock domain back in hw auto mode */
  756. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  757. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  758. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  759. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  760. }
  761. void bypass_dpll(u32 *const base)
  762. {
  763. do_bypass_dpll(base);
  764. wait_for_bypass(base);
  765. }
  766. void lock_dpll(u32 *const base)
  767. {
  768. do_lock_dpll(base);
  769. wait_for_lock(base);
  770. }
  771. void setup_clocks_for_console(void)
  772. {
  773. /* Do not add any spl_debug prints in this function */
  774. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  775. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  776. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  777. /* Enable all UARTs - console will be on one of them */
  778. clrsetbits_le32(&prcm->cm_l4per_uart1_clkctrl,
  779. MODULE_CLKCTRL_MODULEMODE_MASK,
  780. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  781. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  782. clrsetbits_le32(&prcm->cm_l4per_uart2_clkctrl,
  783. MODULE_CLKCTRL_MODULEMODE_MASK,
  784. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  785. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  786. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  787. MODULE_CLKCTRL_MODULEMODE_MASK,
  788. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  789. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  790. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  791. MODULE_CLKCTRL_MODULEMODE_MASK,
  792. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  793. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  794. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  795. CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
  796. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  797. }
  798. void prcm_init(void)
  799. {
  800. switch (omap4_hw_init_context()) {
  801. case OMAP_INIT_CONTEXT_SPL:
  802. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  803. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  804. enable_basic_clocks();
  805. scale_vcores();
  806. setup_dplls();
  807. setup_non_essential_dplls();
  808. enable_non_essential_clocks();
  809. break;
  810. default:
  811. break;
  812. }
  813. }