ctrl_regs.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. unsigned int picos_to_mclk(unsigned int picos);
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(void)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps();
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(void)
  106. {
  107. unsigned int cwl;
  108. const unsigned int mclk_ps = get_memory_clk_period_ps();
  109. if (mclk_ps >= 2500)
  110. cwl = 5;
  111. else if (mclk_ps >= 1875)
  112. cwl = 6;
  113. else if (mclk_ps >= 1500)
  114. cwl = 7;
  115. else if (mclk_ps >= 1250)
  116. cwl = 8;
  117. else if (mclk_ps >= 1070)
  118. cwl = 9;
  119. else if (mclk_ps >= 935)
  120. cwl = 10;
  121. else if (mclk_ps >= 833)
  122. cwl = 11;
  123. else if (mclk_ps >= 750)
  124. cwl = 12;
  125. else {
  126. cwl = 12;
  127. printf("Warning: CWL is out of range\n");
  128. }
  129. return cwl;
  130. }
  131. #endif
  132. /* Chip Select Configuration (CSn_CONFIG) */
  133. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  134. const memctl_options_t *popts,
  135. const dimm_params_t *dimm_params)
  136. {
  137. unsigned int cs_n_en = 0; /* Chip Select enable */
  138. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  139. unsigned int intlv_ctl = 0; /* Interleaving control */
  140. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  141. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  142. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  143. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  144. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  145. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  146. int go_config = 0;
  147. #ifdef CONFIG_SYS_FSL_DDR4
  148. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  149. #else
  150. unsigned int n_banks_per_sdram_device;
  151. #endif
  152. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  153. switch (i) {
  154. case 0:
  155. if (dimm_params[dimm_number].n_ranks > 0) {
  156. go_config = 1;
  157. /* These fields only available in CS0_CONFIG */
  158. if (!popts->memctl_interleaving)
  159. break;
  160. switch (popts->memctl_interleaving_mode) {
  161. case FSL_DDR_256B_INTERLEAVING:
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. case FSL_DDR_PAGE_INTERLEAVING:
  164. case FSL_DDR_BANK_INTERLEAVING:
  165. case FSL_DDR_SUPERBANK_INTERLEAVING:
  166. intlv_en = popts->memctl_interleaving;
  167. intlv_ctl = popts->memctl_interleaving_mode;
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. break;
  174. case 1:
  175. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  176. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  177. go_config = 1;
  178. break;
  179. case 2:
  180. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  181. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  182. go_config = 1;
  183. break;
  184. case 3:
  185. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  186. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  187. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. default:
  191. break;
  192. }
  193. if (go_config) {
  194. cs_n_en = 1;
  195. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  196. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  197. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  198. #ifdef CONFIG_SYS_FSL_DDR4
  199. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  200. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  201. #else
  202. n_banks_per_sdram_device
  203. = dimm_params[dimm_number].n_banks_per_sdram_device;
  204. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  205. #endif
  206. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  207. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  208. }
  209. ddr->cs[i].config = (0
  210. | ((cs_n_en & 0x1) << 31)
  211. | ((intlv_en & 0x3) << 29)
  212. | ((intlv_ctl & 0xf) << 24)
  213. | ((ap_n_en & 0x1) << 23)
  214. /* XXX: some implementation only have 1 bit starting at left */
  215. | ((odt_rd_cfg & 0x7) << 20)
  216. /* XXX: Some implementation only have 1 bit starting at left */
  217. | ((odt_wr_cfg & 0x7) << 16)
  218. | ((ba_bits_cs_n & 0x3) << 14)
  219. | ((row_bits_cs_n & 0x7) << 8)
  220. #ifdef CONFIG_SYS_FSL_DDR4
  221. | ((bg_bits_cs_n & 0x3) << 4)
  222. #endif
  223. | ((col_bits_cs_n & 0x7) << 0)
  224. );
  225. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  226. }
  227. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  228. /* FIXME: 8572 */
  229. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  230. {
  231. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  232. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  233. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  234. }
  235. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  236. #if !defined(CONFIG_SYS_FSL_DDR1)
  237. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  238. {
  239. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  240. if (dimm_params[0].n_ranks == 4)
  241. return 1;
  242. #endif
  243. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  244. if ((dimm_params[0].n_ranks == 2) &&
  245. (dimm_params[1].n_ranks == 2))
  246. return 1;
  247. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  248. if (dimm_params[0].n_ranks == 4)
  249. return 1;
  250. #endif
  251. #endif
  252. return 0;
  253. }
  254. /*
  255. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  256. *
  257. * Avoid writing for DDR I. The new PQ38 DDR controller
  258. * dreams up non-zero default values to be backwards compatible.
  259. */
  260. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  261. const memctl_options_t *popts,
  262. const dimm_params_t *dimm_params)
  263. {
  264. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  265. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  266. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  267. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  268. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  269. /* Active powerdown exit timing (tXARD and tXARDS). */
  270. unsigned char act_pd_exit_mclk;
  271. /* Precharge powerdown exit timing (tXP). */
  272. unsigned char pre_pd_exit_mclk;
  273. /* ODT powerdown exit timing (tAXPD). */
  274. unsigned char taxpd_mclk = 0;
  275. /* Mode register set cycle time (tMRD). */
  276. unsigned char tmrd_mclk;
  277. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  278. const unsigned int mclk_ps = get_memory_clk_period_ps();
  279. #endif
  280. #ifdef CONFIG_SYS_FSL_DDR4
  281. /* tXP=max(4nCK, 6ns) */
  282. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  283. trwt_mclk = 2;
  284. twrt_mclk = 1;
  285. act_pd_exit_mclk = picos_to_mclk(txp);
  286. pre_pd_exit_mclk = act_pd_exit_mclk;
  287. /*
  288. * MRS_CYC = max(tMRD, tMOD)
  289. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  290. */
  291. tmrd_mclk = max(24U, picos_to_mclk(15000));
  292. #elif defined(CONFIG_SYS_FSL_DDR3)
  293. unsigned int data_rate = get_ddr_freq(0);
  294. int txp;
  295. /*
  296. * (tXARD and tXARDS). Empirical?
  297. * The DDR3 spec has not tXARD,
  298. * we use the tXP instead of it.
  299. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  300. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  301. * spec has not the tAXPD, we use
  302. * tAXPD=1, need design to confirm.
  303. */
  304. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  305. tmrd_mclk = 4;
  306. /* set the turnaround time */
  307. /*
  308. * for single quad-rank DIMM and two dual-rank DIMMs
  309. * to avoid ODT overlap
  310. */
  311. if (avoid_odt_overlap(dimm_params)) {
  312. twwt_mclk = 2;
  313. trrt_mclk = 1;
  314. }
  315. /* for faster clock, need more time for data setup */
  316. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  317. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  318. twrt_mclk = 1;
  319. if (popts->dynamic_power == 0) { /* powerdown is not used */
  320. act_pd_exit_mclk = 1;
  321. pre_pd_exit_mclk = 1;
  322. taxpd_mclk = 1;
  323. } else {
  324. /* act_pd_exit_mclk = tXARD, see above */
  325. act_pd_exit_mclk = picos_to_mclk(txp);
  326. /* Mode register MR0[A12] is '1' - fast exit */
  327. pre_pd_exit_mclk = act_pd_exit_mclk;
  328. taxpd_mclk = 1;
  329. }
  330. #else /* CONFIG_SYS_FSL_DDR2 */
  331. /*
  332. * (tXARD and tXARDS). Empirical?
  333. * tXARD = 2 for DDR2
  334. * tXP=2
  335. * tAXPD=8
  336. */
  337. act_pd_exit_mclk = 2;
  338. pre_pd_exit_mclk = 2;
  339. taxpd_mclk = 8;
  340. tmrd_mclk = 2;
  341. #endif
  342. if (popts->trwt_override)
  343. trwt_mclk = popts->trwt;
  344. ddr->timing_cfg_0 = (0
  345. | ((trwt_mclk & 0x3) << 30) /* RWT */
  346. | ((twrt_mclk & 0x3) << 28) /* WRT */
  347. | ((trrt_mclk & 0x3) << 26) /* RRT */
  348. | ((twwt_mclk & 0x3) << 24) /* WWT */
  349. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  350. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  351. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  352. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  353. );
  354. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  355. }
  356. #endif /* defined(CONFIG_SYS_FSL_DDR2) */
  357. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  358. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  359. const memctl_options_t *popts,
  360. const common_timing_params_t *common_dimm,
  361. unsigned int cas_latency,
  362. unsigned int additive_latency)
  363. {
  364. /* Extended precharge to activate interval (tRP) */
  365. unsigned int ext_pretoact = 0;
  366. /* Extended Activate to precharge interval (tRAS) */
  367. unsigned int ext_acttopre = 0;
  368. /* Extended activate to read/write interval (tRCD) */
  369. unsigned int ext_acttorw = 0;
  370. /* Extended refresh recovery time (tRFC) */
  371. unsigned int ext_refrec;
  372. /* Extended MCAS latency from READ cmd */
  373. unsigned int ext_caslat = 0;
  374. /* Extended additive latency */
  375. unsigned int ext_add_lat = 0;
  376. /* Extended last data to precharge interval (tWR) */
  377. unsigned int ext_wrrec = 0;
  378. /* Control Adjust */
  379. unsigned int cntl_adj = 0;
  380. ext_pretoact = picos_to_mclk(common_dimm->trp_ps) >> 4;
  381. ext_acttopre = picos_to_mclk(common_dimm->tras_ps) >> 4;
  382. ext_acttorw = picos_to_mclk(common_dimm->trcd_ps) >> 4;
  383. ext_caslat = (2 * cas_latency - 1) >> 4;
  384. ext_add_lat = additive_latency >> 4;
  385. #ifdef CONFIG_SYS_FSL_DDR4
  386. ext_refrec = (picos_to_mclk(common_dimm->trfc1_ps) - 8) >> 4;
  387. #else
  388. ext_refrec = (picos_to_mclk(common_dimm->trfc_ps) - 8) >> 4;
  389. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  390. #endif
  391. ext_wrrec = (picos_to_mclk(common_dimm->twr_ps) +
  392. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  393. ddr->timing_cfg_3 = (0
  394. | ((ext_pretoact & 0x1) << 28)
  395. | ((ext_acttopre & 0x3) << 24)
  396. | ((ext_acttorw & 0x1) << 22)
  397. | ((ext_refrec & 0x1F) << 16)
  398. | ((ext_caslat & 0x3) << 12)
  399. | ((ext_add_lat & 0x1) << 10)
  400. | ((ext_wrrec & 0x1) << 8)
  401. | ((cntl_adj & 0x7) << 0)
  402. );
  403. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  404. }
  405. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  406. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  407. const memctl_options_t *popts,
  408. const common_timing_params_t *common_dimm,
  409. unsigned int cas_latency)
  410. {
  411. /* Precharge-to-activate interval (tRP) */
  412. unsigned char pretoact_mclk;
  413. /* Activate to precharge interval (tRAS) */
  414. unsigned char acttopre_mclk;
  415. /* Activate to read/write interval (tRCD) */
  416. unsigned char acttorw_mclk;
  417. /* CASLAT */
  418. unsigned char caslat_ctrl;
  419. /* Refresh recovery time (tRFC) ; trfc_low */
  420. unsigned char refrec_ctrl;
  421. /* Last data to precharge minimum interval (tWR) */
  422. unsigned char wrrec_mclk;
  423. /* Activate-to-activate interval (tRRD) */
  424. unsigned char acttoact_mclk;
  425. /* Last write data pair to read command issue interval (tWTR) */
  426. unsigned char wrtord_mclk;
  427. #ifdef CONFIG_SYS_FSL_DDR4
  428. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  429. static const u8 wrrec_table[] = {
  430. 10, 10, 10, 10, 10,
  431. 10, 10, 10, 10, 10,
  432. 12, 12, 14, 14, 16,
  433. 16, 18, 18, 20, 20,
  434. 24, 24, 24, 24};
  435. #else
  436. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  437. static const u8 wrrec_table[] = {
  438. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  439. #endif
  440. pretoact_mclk = picos_to_mclk(common_dimm->trp_ps);
  441. acttopre_mclk = picos_to_mclk(common_dimm->tras_ps);
  442. acttorw_mclk = picos_to_mclk(common_dimm->trcd_ps);
  443. /*
  444. * Translate CAS Latency to a DDR controller field value:
  445. *
  446. * CAS Lat DDR I DDR II Ctrl
  447. * Clocks SPD Bit SPD Bit Value
  448. * ------- ------- ------- -----
  449. * 1.0 0 0001
  450. * 1.5 1 0010
  451. * 2.0 2 2 0011
  452. * 2.5 3 0100
  453. * 3.0 4 3 0101
  454. * 3.5 5 0110
  455. * 4.0 4 0111
  456. * 4.5 1000
  457. * 5.0 5 1001
  458. */
  459. #if defined(CONFIG_SYS_FSL_DDR1)
  460. caslat_ctrl = (cas_latency + 1) & 0x07;
  461. #elif defined(CONFIG_SYS_FSL_DDR2)
  462. caslat_ctrl = 2 * cas_latency - 1;
  463. #else
  464. /*
  465. * if the CAS latency more than 8 cycle,
  466. * we need set extend bit for it at
  467. * TIMING_CFG_3[EXT_CASLAT]
  468. */
  469. if (fsl_ddr_get_version() <= 0x40400)
  470. caslat_ctrl = 2 * cas_latency - 1;
  471. else
  472. caslat_ctrl = (cas_latency - 1) << 1;
  473. #endif
  474. #ifdef CONFIG_SYS_FSL_DDR4
  475. refrec_ctrl = picos_to_mclk(common_dimm->trfc1_ps) - 8;
  476. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  477. acttoact_mclk = max(picos_to_mclk(common_dimm->trrds_ps), 4U);
  478. wrtord_mclk = max(2U, picos_to_mclk(2500));
  479. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  480. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  481. else
  482. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  483. #else
  484. refrec_ctrl = picos_to_mclk(common_dimm->trfc_ps) - 8;
  485. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  486. acttoact_mclk = picos_to_mclk(common_dimm->trrd_ps);
  487. wrtord_mclk = picos_to_mclk(common_dimm->twtr_ps);
  488. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  489. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  490. else
  491. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  492. #endif
  493. if (popts->otf_burst_chop_en)
  494. wrrec_mclk += 2;
  495. /*
  496. * JEDEC has min requirement for tRRD
  497. */
  498. #if defined(CONFIG_SYS_FSL_DDR3)
  499. if (acttoact_mclk < 4)
  500. acttoact_mclk = 4;
  501. #endif
  502. /*
  503. * JEDEC has some min requirements for tWTR
  504. */
  505. #if defined(CONFIG_SYS_FSL_DDR2)
  506. if (wrtord_mclk < 2)
  507. wrtord_mclk = 2;
  508. #elif defined(CONFIG_SYS_FSL_DDR3)
  509. if (wrtord_mclk < 4)
  510. wrtord_mclk = 4;
  511. #endif
  512. if (popts->otf_burst_chop_en)
  513. wrtord_mclk += 2;
  514. ddr->timing_cfg_1 = (0
  515. | ((pretoact_mclk & 0x0F) << 28)
  516. | ((acttopre_mclk & 0x0F) << 24)
  517. | ((acttorw_mclk & 0xF) << 20)
  518. | ((caslat_ctrl & 0xF) << 16)
  519. | ((refrec_ctrl & 0xF) << 12)
  520. | ((wrrec_mclk & 0x0F) << 8)
  521. | ((acttoact_mclk & 0x0F) << 4)
  522. | ((wrtord_mclk & 0x0F) << 0)
  523. );
  524. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  525. }
  526. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  527. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  528. const memctl_options_t *popts,
  529. const common_timing_params_t *common_dimm,
  530. unsigned int cas_latency,
  531. unsigned int additive_latency)
  532. {
  533. /* Additive latency */
  534. unsigned char add_lat_mclk;
  535. /* CAS-to-preamble override */
  536. unsigned short cpo;
  537. /* Write latency */
  538. unsigned char wr_lat;
  539. /* Read to precharge (tRTP) */
  540. unsigned char rd_to_pre;
  541. /* Write command to write data strobe timing adjustment */
  542. unsigned char wr_data_delay;
  543. /* Minimum CKE pulse width (tCKE) */
  544. unsigned char cke_pls;
  545. /* Window for four activates (tFAW) */
  546. unsigned short four_act;
  547. #ifdef CONFIG_SYS_FSL_DDR3
  548. const unsigned int mclk_ps = get_memory_clk_period_ps();
  549. #endif
  550. /* FIXME add check that this must be less than acttorw_mclk */
  551. add_lat_mclk = additive_latency;
  552. cpo = popts->cpo_override;
  553. #if defined(CONFIG_SYS_FSL_DDR1)
  554. /*
  555. * This is a lie. It should really be 1, but if it is
  556. * set to 1, bits overlap into the old controller's
  557. * otherwise unused ACSM field. If we leave it 0, then
  558. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  559. */
  560. wr_lat = 0;
  561. #elif defined(CONFIG_SYS_FSL_DDR2)
  562. wr_lat = cas_latency - 1;
  563. #else
  564. wr_lat = compute_cas_write_latency();
  565. #endif
  566. #ifdef CONFIG_SYS_FSL_DDR4
  567. rd_to_pre = picos_to_mclk(7500);
  568. #else
  569. rd_to_pre = picos_to_mclk(common_dimm->trtp_ps);
  570. #endif
  571. /*
  572. * JEDEC has some min requirements for tRTP
  573. */
  574. #if defined(CONFIG_SYS_FSL_DDR2)
  575. if (rd_to_pre < 2)
  576. rd_to_pre = 2;
  577. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  578. if (rd_to_pre < 4)
  579. rd_to_pre = 4;
  580. #endif
  581. if (popts->otf_burst_chop_en)
  582. rd_to_pre += 2; /* according to UM */
  583. wr_data_delay = popts->write_data_delay;
  584. #ifdef CONFIG_SYS_FSL_DDR4
  585. cpo = 0;
  586. cke_pls = max(3U, picos_to_mclk(5000));
  587. #elif defined(CONFIG_SYS_FSL_DDR3)
  588. /*
  589. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  590. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  591. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  592. */
  593. cke_pls = max(3U, picos_to_mclk(mclk_ps > 1870 ? 7500 :
  594. (mclk_ps > 1245 ? 5625 : 5000)));
  595. #else
  596. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  597. #endif
  598. four_act = picos_to_mclk(popts->tfaw_window_four_activates_ps);
  599. ddr->timing_cfg_2 = (0
  600. | ((add_lat_mclk & 0xf) << 28)
  601. | ((cpo & 0x1f) << 23)
  602. | ((wr_lat & 0xf) << 19)
  603. | ((wr_lat & 0x10) << 14)
  604. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  605. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  606. | ((cke_pls & 0x7) << 6)
  607. | ((four_act & 0x3f) << 0)
  608. );
  609. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  610. }
  611. /* DDR SDRAM Register Control Word */
  612. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  613. const memctl_options_t *popts,
  614. const common_timing_params_t *common_dimm)
  615. {
  616. if (common_dimm->all_dimms_registered &&
  617. !common_dimm->all_dimms_unbuffered) {
  618. if (popts->rcw_override) {
  619. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  620. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  621. } else {
  622. ddr->ddr_sdram_rcw_1 =
  623. common_dimm->rcw[0] << 28 | \
  624. common_dimm->rcw[1] << 24 | \
  625. common_dimm->rcw[2] << 20 | \
  626. common_dimm->rcw[3] << 16 | \
  627. common_dimm->rcw[4] << 12 | \
  628. common_dimm->rcw[5] << 8 | \
  629. common_dimm->rcw[6] << 4 | \
  630. common_dimm->rcw[7];
  631. ddr->ddr_sdram_rcw_2 =
  632. common_dimm->rcw[8] << 28 | \
  633. common_dimm->rcw[9] << 24 | \
  634. common_dimm->rcw[10] << 20 | \
  635. common_dimm->rcw[11] << 16 | \
  636. common_dimm->rcw[12] << 12 | \
  637. common_dimm->rcw[13] << 8 | \
  638. common_dimm->rcw[14] << 4 | \
  639. common_dimm->rcw[15];
  640. }
  641. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  642. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  643. }
  644. }
  645. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  646. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  647. const memctl_options_t *popts,
  648. const common_timing_params_t *common_dimm)
  649. {
  650. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  651. unsigned int sren; /* Self refresh enable (during sleep) */
  652. unsigned int ecc_en; /* ECC enable. */
  653. unsigned int rd_en; /* Registered DIMM enable */
  654. unsigned int sdram_type; /* Type of SDRAM */
  655. unsigned int dyn_pwr; /* Dynamic power management mode */
  656. unsigned int dbw; /* DRAM dta bus width */
  657. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  658. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  659. unsigned int threet_en; /* Enable 3T timing */
  660. unsigned int twot_en; /* Enable 2T timing */
  661. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  662. unsigned int x32_en = 0; /* x32 enable */
  663. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  664. unsigned int hse; /* Global half strength override */
  665. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  666. unsigned int mem_halt = 0; /* memory controller halt */
  667. unsigned int bi = 0; /* Bypass initialization */
  668. mem_en = 1;
  669. sren = popts->self_refresh_in_sleep;
  670. if (common_dimm->all_dimms_ecc_capable) {
  671. /* Allow setting of ECC only if all DIMMs are ECC. */
  672. ecc_en = popts->ecc_mode;
  673. } else {
  674. ecc_en = 0;
  675. }
  676. if (common_dimm->all_dimms_registered &&
  677. !common_dimm->all_dimms_unbuffered) {
  678. rd_en = 1;
  679. twot_en = 0;
  680. } else {
  681. rd_en = 0;
  682. twot_en = popts->twot_en;
  683. }
  684. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  685. dyn_pwr = popts->dynamic_power;
  686. dbw = popts->data_bus_width;
  687. /* 8-beat burst enable DDR-III case
  688. * we must clear it when use the on-the-fly mode,
  689. * must set it when use the 32-bits bus mode.
  690. */
  691. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  692. (sdram_type == SDRAM_TYPE_DDR4)) {
  693. if (popts->burst_length == DDR_BL8)
  694. eight_be = 1;
  695. if (popts->burst_length == DDR_OTF)
  696. eight_be = 0;
  697. if (dbw == 0x1)
  698. eight_be = 1;
  699. }
  700. threet_en = popts->threet_en;
  701. ba_intlv_ctl = popts->ba_intlv_ctl;
  702. hse = popts->half_strength_driver_enable;
  703. /* set when ddr bus width < 64 */
  704. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  705. ddr->ddr_sdram_cfg = (0
  706. | ((mem_en & 0x1) << 31)
  707. | ((sren & 0x1) << 30)
  708. | ((ecc_en & 0x1) << 29)
  709. | ((rd_en & 0x1) << 28)
  710. | ((sdram_type & 0x7) << 24)
  711. | ((dyn_pwr & 0x1) << 21)
  712. | ((dbw & 0x3) << 19)
  713. | ((eight_be & 0x1) << 18)
  714. | ((ncap & 0x1) << 17)
  715. | ((threet_en & 0x1) << 16)
  716. | ((twot_en & 0x1) << 15)
  717. | ((ba_intlv_ctl & 0x7F) << 8)
  718. | ((x32_en & 0x1) << 5)
  719. | ((pchb8 & 0x1) << 4)
  720. | ((hse & 0x1) << 3)
  721. | ((acc_ecc_en & 0x1) << 2)
  722. | ((mem_halt & 0x1) << 1)
  723. | ((bi & 0x1) << 0)
  724. );
  725. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  726. }
  727. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  728. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  729. const memctl_options_t *popts,
  730. const unsigned int unq_mrs_en)
  731. {
  732. unsigned int frc_sr = 0; /* Force self refresh */
  733. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  734. unsigned int odt_cfg = 0; /* ODT configuration */
  735. unsigned int num_pr; /* Number of posted refreshes */
  736. unsigned int slow = 0; /* DDR will be run less than 1250 */
  737. unsigned int x4_en = 0; /* x4 DRAM enable */
  738. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  739. unsigned int ap_en; /* Address Parity Enable */
  740. unsigned int d_init; /* DRAM data initialization */
  741. unsigned int rcw_en = 0; /* Register Control Word Enable */
  742. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  743. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  744. int i;
  745. #ifndef CONFIG_SYS_FSL_DDR4
  746. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  747. unsigned int dqs_cfg; /* DQS configuration */
  748. dqs_cfg = popts->dqs_config;
  749. #endif
  750. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  751. if (popts->cs_local_opts[i].odt_rd_cfg
  752. || popts->cs_local_opts[i].odt_wr_cfg) {
  753. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  754. break;
  755. }
  756. }
  757. num_pr = 1; /* Make this configurable */
  758. /*
  759. * 8572 manual says
  760. * {TIMING_CFG_1[PRETOACT]
  761. * + [DDR_SDRAM_CFG_2[NUM_PR]
  762. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  763. * << DDR_SDRAM_INTERVAL[REFINT]
  764. */
  765. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  766. obc_cfg = popts->otf_burst_chop_en;
  767. #else
  768. obc_cfg = 0;
  769. #endif
  770. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  771. slow = get_ddr_freq(0) < 1249000000;
  772. #endif
  773. if (popts->registered_dimm_en) {
  774. rcw_en = 1;
  775. ap_en = popts->ap_en;
  776. } else {
  777. ap_en = 0;
  778. }
  779. x4_en = popts->x4_en ? 1 : 0;
  780. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  781. /* Use the DDR controller to auto initialize memory. */
  782. d_init = popts->ecc_init_using_memctl;
  783. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  784. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  785. #else
  786. /* Memory will be initialized via DMA, or not at all. */
  787. d_init = 0;
  788. #endif
  789. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  790. md_en = popts->mirrored_dimm;
  791. #endif
  792. qd_en = popts->quad_rank_present ? 1 : 0;
  793. ddr->ddr_sdram_cfg_2 = (0
  794. | ((frc_sr & 0x1) << 31)
  795. | ((sr_ie & 0x1) << 30)
  796. #ifndef CONFIG_SYS_FSL_DDR4
  797. | ((dll_rst_dis & 0x1) << 29)
  798. | ((dqs_cfg & 0x3) << 26)
  799. #endif
  800. | ((odt_cfg & 0x3) << 21)
  801. | ((num_pr & 0xf) << 12)
  802. | ((slow & 1) << 11)
  803. | (x4_en << 10)
  804. | (qd_en << 9)
  805. | (unq_mrs_en << 8)
  806. | ((obc_cfg & 0x1) << 6)
  807. | ((ap_en & 0x1) << 5)
  808. | ((d_init & 0x1) << 4)
  809. | ((rcw_en & 0x1) << 2)
  810. | ((md_en & 0x1) << 0)
  811. );
  812. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  813. }
  814. #ifdef CONFIG_SYS_FSL_DDR4
  815. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  816. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  817. const memctl_options_t *popts,
  818. const common_timing_params_t *common_dimm,
  819. const unsigned int unq_mrs_en)
  820. {
  821. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  822. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  823. int i;
  824. unsigned int wr_crc = 0; /* Disable */
  825. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  826. unsigned int srt = 0; /* self-refresh temerature, normal range */
  827. unsigned int cwl = compute_cas_write_latency() - 9;
  828. unsigned int mpr = 0; /* serial */
  829. unsigned int wc_lat;
  830. const unsigned int mclk_ps = get_memory_clk_period_ps();
  831. if (popts->rtt_override)
  832. rtt_wr = popts->rtt_wr_override_value;
  833. else
  834. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  835. if (common_dimm->extended_op_srt)
  836. srt = common_dimm->extended_op_srt;
  837. esdmode2 = (0
  838. | ((wr_crc & 0x1) << 12)
  839. | ((rtt_wr & 0x3) << 9)
  840. | ((srt & 0x3) << 6)
  841. | ((cwl & 0x7) << 3));
  842. if (mclk_ps >= 1250)
  843. wc_lat = 0;
  844. else if (mclk_ps >= 833)
  845. wc_lat = 1;
  846. else
  847. wc_lat = 2;
  848. esdmode3 = (0
  849. | ((mpr & 0x3) << 11)
  850. | ((wc_lat & 0x3) << 9));
  851. ddr->ddr_sdram_mode_2 = (0
  852. | ((esdmode2 & 0xFFFF) << 16)
  853. | ((esdmode3 & 0xFFFF) << 0)
  854. );
  855. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  856. if (unq_mrs_en) { /* unique mode registers are supported */
  857. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  858. if (popts->rtt_override)
  859. rtt_wr = popts->rtt_wr_override_value;
  860. else
  861. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  862. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  863. esdmode2 |= (rtt_wr & 0x3) << 9;
  864. switch (i) {
  865. case 1:
  866. ddr->ddr_sdram_mode_4 = (0
  867. | ((esdmode2 & 0xFFFF) << 16)
  868. | ((esdmode3 & 0xFFFF) << 0)
  869. );
  870. break;
  871. case 2:
  872. ddr->ddr_sdram_mode_6 = (0
  873. | ((esdmode2 & 0xFFFF) << 16)
  874. | ((esdmode3 & 0xFFFF) << 0)
  875. );
  876. break;
  877. case 3:
  878. ddr->ddr_sdram_mode_8 = (0
  879. | ((esdmode2 & 0xFFFF) << 16)
  880. | ((esdmode3 & 0xFFFF) << 0)
  881. );
  882. break;
  883. }
  884. }
  885. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  886. ddr->ddr_sdram_mode_4);
  887. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  888. ddr->ddr_sdram_mode_6);
  889. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  890. ddr->ddr_sdram_mode_8);
  891. }
  892. }
  893. #elif defined(CONFIG_SYS_FSL_DDR3)
  894. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  895. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  896. const memctl_options_t *popts,
  897. const common_timing_params_t *common_dimm,
  898. const unsigned int unq_mrs_en)
  899. {
  900. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  901. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  902. int i;
  903. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  904. unsigned int srt = 0; /* self-refresh temerature, normal range */
  905. unsigned int asr = 0; /* auto self-refresh disable */
  906. unsigned int cwl = compute_cas_write_latency() - 5;
  907. unsigned int pasr = 0; /* partial array self refresh disable */
  908. if (popts->rtt_override)
  909. rtt_wr = popts->rtt_wr_override_value;
  910. else
  911. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  912. if (common_dimm->extended_op_srt)
  913. srt = common_dimm->extended_op_srt;
  914. esdmode2 = (0
  915. | ((rtt_wr & 0x3) << 9)
  916. | ((srt & 0x1) << 7)
  917. | ((asr & 0x1) << 6)
  918. | ((cwl & 0x7) << 3)
  919. | ((pasr & 0x7) << 0));
  920. ddr->ddr_sdram_mode_2 = (0
  921. | ((esdmode2 & 0xFFFF) << 16)
  922. | ((esdmode3 & 0xFFFF) << 0)
  923. );
  924. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  925. if (unq_mrs_en) { /* unique mode registers are supported */
  926. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  927. if (popts->rtt_override)
  928. rtt_wr = popts->rtt_wr_override_value;
  929. else
  930. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  931. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  932. esdmode2 |= (rtt_wr & 0x3) << 9;
  933. switch (i) {
  934. case 1:
  935. ddr->ddr_sdram_mode_4 = (0
  936. | ((esdmode2 & 0xFFFF) << 16)
  937. | ((esdmode3 & 0xFFFF) << 0)
  938. );
  939. break;
  940. case 2:
  941. ddr->ddr_sdram_mode_6 = (0
  942. | ((esdmode2 & 0xFFFF) << 16)
  943. | ((esdmode3 & 0xFFFF) << 0)
  944. );
  945. break;
  946. case 3:
  947. ddr->ddr_sdram_mode_8 = (0
  948. | ((esdmode2 & 0xFFFF) << 16)
  949. | ((esdmode3 & 0xFFFF) << 0)
  950. );
  951. break;
  952. }
  953. }
  954. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  955. ddr->ddr_sdram_mode_4);
  956. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  957. ddr->ddr_sdram_mode_6);
  958. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  959. ddr->ddr_sdram_mode_8);
  960. }
  961. }
  962. #else /* for DDR2 and DDR1 */
  963. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  964. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  965. const memctl_options_t *popts,
  966. const common_timing_params_t *common_dimm,
  967. const unsigned int unq_mrs_en)
  968. {
  969. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  970. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  971. ddr->ddr_sdram_mode_2 = (0
  972. | ((esdmode2 & 0xFFFF) << 16)
  973. | ((esdmode3 & 0xFFFF) << 0)
  974. );
  975. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  976. }
  977. #endif
  978. #ifdef CONFIG_SYS_FSL_DDR4
  979. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  980. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  981. const memctl_options_t *popts,
  982. const common_timing_params_t *common_dimm,
  983. const unsigned int unq_mrs_en)
  984. {
  985. int i;
  986. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  987. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  988. esdmode5 = 0x00000400; /* Data mask enabled */
  989. ddr->ddr_sdram_mode_9 = (0
  990. | ((esdmode4 & 0xffff) << 16)
  991. | ((esdmode5 & 0xffff) << 0)
  992. );
  993. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  994. if (unq_mrs_en) { /* unique mode registers are supported */
  995. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  996. switch (i) {
  997. case 1:
  998. ddr->ddr_sdram_mode_11 = (0
  999. | ((esdmode4 & 0xFFFF) << 16)
  1000. | ((esdmode5 & 0xFFFF) << 0)
  1001. );
  1002. break;
  1003. case 2:
  1004. ddr->ddr_sdram_mode_13 = (0
  1005. | ((esdmode4 & 0xFFFF) << 16)
  1006. | ((esdmode5 & 0xFFFF) << 0)
  1007. );
  1008. break;
  1009. case 3:
  1010. ddr->ddr_sdram_mode_15 = (0
  1011. | ((esdmode4 & 0xFFFF) << 16)
  1012. | ((esdmode5 & 0xFFFF) << 0)
  1013. );
  1014. break;
  1015. }
  1016. }
  1017. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1018. ddr->ddr_sdram_mode_11);
  1019. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1020. ddr->ddr_sdram_mode_13);
  1021. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1022. ddr->ddr_sdram_mode_15);
  1023. }
  1024. }
  1025. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1026. static void set_ddr_sdram_mode_10(fsl_ddr_cfg_regs_t *ddr,
  1027. const memctl_options_t *popts,
  1028. const common_timing_params_t *common_dimm,
  1029. const unsigned int unq_mrs_en)
  1030. {
  1031. int i;
  1032. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1033. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1034. unsigned int tccdl_min = picos_to_mclk(common_dimm->tccdl_ps);
  1035. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1036. ddr->ddr_sdram_mode_10 = (0
  1037. | ((esdmode6 & 0xffff) << 16)
  1038. | ((esdmode7 & 0xffff) << 0)
  1039. );
  1040. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1041. if (unq_mrs_en) { /* unique mode registers are supported */
  1042. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1043. switch (i) {
  1044. case 1:
  1045. ddr->ddr_sdram_mode_12 = (0
  1046. | ((esdmode6 & 0xFFFF) << 16)
  1047. | ((esdmode7 & 0xFFFF) << 0)
  1048. );
  1049. break;
  1050. case 2:
  1051. ddr->ddr_sdram_mode_14 = (0
  1052. | ((esdmode6 & 0xFFFF) << 16)
  1053. | ((esdmode7 & 0xFFFF) << 0)
  1054. );
  1055. break;
  1056. case 3:
  1057. ddr->ddr_sdram_mode_16 = (0
  1058. | ((esdmode6 & 0xFFFF) << 16)
  1059. | ((esdmode7 & 0xFFFF) << 0)
  1060. );
  1061. break;
  1062. }
  1063. }
  1064. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1065. ddr->ddr_sdram_mode_12);
  1066. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1067. ddr->ddr_sdram_mode_14);
  1068. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1069. ddr->ddr_sdram_mode_16);
  1070. }
  1071. }
  1072. #endif
  1073. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1074. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  1075. const memctl_options_t *popts,
  1076. const common_timing_params_t *common_dimm)
  1077. {
  1078. unsigned int refint; /* Refresh interval */
  1079. unsigned int bstopre; /* Precharge interval */
  1080. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  1081. bstopre = popts->bstopre;
  1082. /* refint field used 0x3FFF in earlier controllers */
  1083. ddr->ddr_sdram_interval = (0
  1084. | ((refint & 0xFFFF) << 16)
  1085. | ((bstopre & 0x3FFF) << 0)
  1086. );
  1087. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1088. }
  1089. #ifdef CONFIG_SYS_FSL_DDR4
  1090. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1091. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1092. const memctl_options_t *popts,
  1093. const common_timing_params_t *common_dimm,
  1094. unsigned int cas_latency,
  1095. unsigned int additive_latency,
  1096. const unsigned int unq_mrs_en)
  1097. {
  1098. int i;
  1099. unsigned short esdmode; /* Extended SDRAM mode */
  1100. unsigned short sdmode; /* SDRAM mode */
  1101. /* Mode Register - MR1 */
  1102. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1103. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1104. unsigned int rtt;
  1105. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1106. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1107. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1108. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1109. 0=Disable (Test/Debug) */
  1110. /* Mode Register - MR0 */
  1111. unsigned int wr = 0; /* Write Recovery */
  1112. unsigned int dll_rst; /* DLL Reset */
  1113. unsigned int mode; /* Normal=0 or Test=1 */
  1114. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1115. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1116. unsigned int bt;
  1117. unsigned int bl; /* BL: Burst Length */
  1118. unsigned int wr_mclk;
  1119. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1120. static const u8 wr_table[] = {
  1121. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1122. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1123. static const u8 cas_latency_table[] = {
  1124. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1125. 9, 9, 10, 10, 11, 11};
  1126. if (popts->rtt_override)
  1127. rtt = popts->rtt_override_value;
  1128. else
  1129. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1130. if (additive_latency == (cas_latency - 1))
  1131. al = 1;
  1132. if (additive_latency == (cas_latency - 2))
  1133. al = 2;
  1134. if (popts->quad_rank_present)
  1135. dic = 1; /* output driver impedance 240/7 ohm */
  1136. /*
  1137. * The esdmode value will also be used for writing
  1138. * MR1 during write leveling for DDR3, although the
  1139. * bits specifically related to the write leveling
  1140. * scheme will be handled automatically by the DDR
  1141. * controller. so we set the wrlvl_en = 0 here.
  1142. */
  1143. esdmode = (0
  1144. | ((qoff & 0x1) << 12)
  1145. | ((tdqs_en & 0x1) << 11)
  1146. | ((rtt & 0x7) << 8)
  1147. | ((wrlvl_en & 0x1) << 7)
  1148. | ((al & 0x3) << 3)
  1149. | ((dic & 0x3) << 1) /* DIC field is split */
  1150. | ((dll_en & 0x1) << 0)
  1151. );
  1152. /*
  1153. * DLL control for precharge PD
  1154. * 0=slow exit DLL off (tXPDLL)
  1155. * 1=fast exit DLL on (tXP)
  1156. */
  1157. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1158. if (wr_mclk <= 24) {
  1159. wr = wr_table[wr_mclk - 10];
  1160. } else {
  1161. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1162. wr_mclk);
  1163. }
  1164. dll_rst = 0; /* dll no reset */
  1165. mode = 0; /* normal mode */
  1166. /* look up table to get the cas latency bits */
  1167. if (cas_latency >= 9 && cas_latency <= 24)
  1168. caslat = cas_latency_table[cas_latency - 9];
  1169. else
  1170. printf("Error: unsupported cas latency for mode register\n");
  1171. bt = 0; /* Nibble sequential */
  1172. switch (popts->burst_length) {
  1173. case DDR_BL8:
  1174. bl = 0;
  1175. break;
  1176. case DDR_OTF:
  1177. bl = 1;
  1178. break;
  1179. case DDR_BC4:
  1180. bl = 2;
  1181. break;
  1182. default:
  1183. printf("Error: invalid burst length of %u specified. ",
  1184. popts->burst_length);
  1185. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1186. bl = 1;
  1187. break;
  1188. }
  1189. sdmode = (0
  1190. | ((wr & 0x7) << 9)
  1191. | ((dll_rst & 0x1) << 8)
  1192. | ((mode & 0x1) << 7)
  1193. | (((caslat >> 1) & 0x7) << 4)
  1194. | ((bt & 0x1) << 3)
  1195. | ((caslat & 1) << 2)
  1196. | ((bl & 0x3) << 0)
  1197. );
  1198. ddr->ddr_sdram_mode = (0
  1199. | ((esdmode & 0xFFFF) << 16)
  1200. | ((sdmode & 0xFFFF) << 0)
  1201. );
  1202. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1203. if (unq_mrs_en) { /* unique mode registers are supported */
  1204. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1205. if (popts->rtt_override)
  1206. rtt = popts->rtt_override_value;
  1207. else
  1208. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1209. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1210. esdmode |= (rtt & 0x7) << 8;
  1211. switch (i) {
  1212. case 1:
  1213. ddr->ddr_sdram_mode_3 = (0
  1214. | ((esdmode & 0xFFFF) << 16)
  1215. | ((sdmode & 0xFFFF) << 0)
  1216. );
  1217. break;
  1218. case 2:
  1219. ddr->ddr_sdram_mode_5 = (0
  1220. | ((esdmode & 0xFFFF) << 16)
  1221. | ((sdmode & 0xFFFF) << 0)
  1222. );
  1223. break;
  1224. case 3:
  1225. ddr->ddr_sdram_mode_7 = (0
  1226. | ((esdmode & 0xFFFF) << 16)
  1227. | ((sdmode & 0xFFFF) << 0)
  1228. );
  1229. break;
  1230. }
  1231. }
  1232. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1233. ddr->ddr_sdram_mode_3);
  1234. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1235. ddr->ddr_sdram_mode_5);
  1236. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1237. ddr->ddr_sdram_mode_5);
  1238. }
  1239. }
  1240. #elif defined(CONFIG_SYS_FSL_DDR3)
  1241. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1242. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1243. const memctl_options_t *popts,
  1244. const common_timing_params_t *common_dimm,
  1245. unsigned int cas_latency,
  1246. unsigned int additive_latency,
  1247. const unsigned int unq_mrs_en)
  1248. {
  1249. int i;
  1250. unsigned short esdmode; /* Extended SDRAM mode */
  1251. unsigned short sdmode; /* SDRAM mode */
  1252. /* Mode Register - MR1 */
  1253. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1254. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1255. unsigned int rtt;
  1256. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1257. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1258. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1259. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1260. 1=Disable (Test/Debug) */
  1261. /* Mode Register - MR0 */
  1262. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1263. unsigned int wr = 0; /* Write Recovery */
  1264. unsigned int dll_rst; /* DLL Reset */
  1265. unsigned int mode; /* Normal=0 or Test=1 */
  1266. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1267. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1268. unsigned int bt;
  1269. unsigned int bl; /* BL: Burst Length */
  1270. unsigned int wr_mclk;
  1271. /*
  1272. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1273. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1274. * for this table
  1275. */
  1276. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1277. if (popts->rtt_override)
  1278. rtt = popts->rtt_override_value;
  1279. else
  1280. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1281. if (additive_latency == (cas_latency - 1))
  1282. al = 1;
  1283. if (additive_latency == (cas_latency - 2))
  1284. al = 2;
  1285. if (popts->quad_rank_present)
  1286. dic = 1; /* output driver impedance 240/7 ohm */
  1287. /*
  1288. * The esdmode value will also be used for writing
  1289. * MR1 during write leveling for DDR3, although the
  1290. * bits specifically related to the write leveling
  1291. * scheme will be handled automatically by the DDR
  1292. * controller. so we set the wrlvl_en = 0 here.
  1293. */
  1294. esdmode = (0
  1295. | ((qoff & 0x1) << 12)
  1296. | ((tdqs_en & 0x1) << 11)
  1297. | ((rtt & 0x4) << 7) /* rtt field is split */
  1298. | ((wrlvl_en & 0x1) << 7)
  1299. | ((rtt & 0x2) << 5) /* rtt field is split */
  1300. | ((dic & 0x2) << 4) /* DIC field is split */
  1301. | ((al & 0x3) << 3)
  1302. | ((rtt & 0x1) << 2) /* rtt field is split */
  1303. | ((dic & 0x1) << 1) /* DIC field is split */
  1304. | ((dll_en & 0x1) << 0)
  1305. );
  1306. /*
  1307. * DLL control for precharge PD
  1308. * 0=slow exit DLL off (tXPDLL)
  1309. * 1=fast exit DLL on (tXP)
  1310. */
  1311. dll_on = 1;
  1312. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1313. if (wr_mclk <= 16) {
  1314. wr = wr_table[wr_mclk - 5];
  1315. } else {
  1316. printf("Error: unsupported write recovery for mode register "
  1317. "wr_mclk = %d\n", wr_mclk);
  1318. }
  1319. dll_rst = 0; /* dll no reset */
  1320. mode = 0; /* normal mode */
  1321. /* look up table to get the cas latency bits */
  1322. if (cas_latency >= 5 && cas_latency <= 16) {
  1323. unsigned char cas_latency_table[] = {
  1324. 0x2, /* 5 clocks */
  1325. 0x4, /* 6 clocks */
  1326. 0x6, /* 7 clocks */
  1327. 0x8, /* 8 clocks */
  1328. 0xa, /* 9 clocks */
  1329. 0xc, /* 10 clocks */
  1330. 0xe, /* 11 clocks */
  1331. 0x1, /* 12 clocks */
  1332. 0x3, /* 13 clocks */
  1333. 0x5, /* 14 clocks */
  1334. 0x7, /* 15 clocks */
  1335. 0x9, /* 16 clocks */
  1336. };
  1337. caslat = cas_latency_table[cas_latency - 5];
  1338. } else {
  1339. printf("Error: unsupported cas latency for mode register\n");
  1340. }
  1341. bt = 0; /* Nibble sequential */
  1342. switch (popts->burst_length) {
  1343. case DDR_BL8:
  1344. bl = 0;
  1345. break;
  1346. case DDR_OTF:
  1347. bl = 1;
  1348. break;
  1349. case DDR_BC4:
  1350. bl = 2;
  1351. break;
  1352. default:
  1353. printf("Error: invalid burst length of %u specified. "
  1354. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1355. popts->burst_length);
  1356. bl = 1;
  1357. break;
  1358. }
  1359. sdmode = (0
  1360. | ((dll_on & 0x1) << 12)
  1361. | ((wr & 0x7) << 9)
  1362. | ((dll_rst & 0x1) << 8)
  1363. | ((mode & 0x1) << 7)
  1364. | (((caslat >> 1) & 0x7) << 4)
  1365. | ((bt & 0x1) << 3)
  1366. | ((caslat & 1) << 2)
  1367. | ((bl & 0x3) << 0)
  1368. );
  1369. ddr->ddr_sdram_mode = (0
  1370. | ((esdmode & 0xFFFF) << 16)
  1371. | ((sdmode & 0xFFFF) << 0)
  1372. );
  1373. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1374. if (unq_mrs_en) { /* unique mode registers are supported */
  1375. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1376. if (popts->rtt_override)
  1377. rtt = popts->rtt_override_value;
  1378. else
  1379. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1380. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1381. esdmode |= (0
  1382. | ((rtt & 0x4) << 7) /* rtt field is split */
  1383. | ((rtt & 0x2) << 5) /* rtt field is split */
  1384. | ((rtt & 0x1) << 2) /* rtt field is split */
  1385. );
  1386. switch (i) {
  1387. case 1:
  1388. ddr->ddr_sdram_mode_3 = (0
  1389. | ((esdmode & 0xFFFF) << 16)
  1390. | ((sdmode & 0xFFFF) << 0)
  1391. );
  1392. break;
  1393. case 2:
  1394. ddr->ddr_sdram_mode_5 = (0
  1395. | ((esdmode & 0xFFFF) << 16)
  1396. | ((sdmode & 0xFFFF) << 0)
  1397. );
  1398. break;
  1399. case 3:
  1400. ddr->ddr_sdram_mode_7 = (0
  1401. | ((esdmode & 0xFFFF) << 16)
  1402. | ((sdmode & 0xFFFF) << 0)
  1403. );
  1404. break;
  1405. }
  1406. }
  1407. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1408. ddr->ddr_sdram_mode_3);
  1409. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1410. ddr->ddr_sdram_mode_5);
  1411. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1412. ddr->ddr_sdram_mode_5);
  1413. }
  1414. }
  1415. #else /* !CONFIG_SYS_FSL_DDR3 */
  1416. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1417. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1418. const memctl_options_t *popts,
  1419. const common_timing_params_t *common_dimm,
  1420. unsigned int cas_latency,
  1421. unsigned int additive_latency,
  1422. const unsigned int unq_mrs_en)
  1423. {
  1424. unsigned short esdmode; /* Extended SDRAM mode */
  1425. unsigned short sdmode; /* SDRAM mode */
  1426. /*
  1427. * FIXME: This ought to be pre-calculated in a
  1428. * technology-specific routine,
  1429. * e.g. compute_DDR2_mode_register(), and then the
  1430. * sdmode and esdmode passed in as part of common_dimm.
  1431. */
  1432. /* Extended Mode Register */
  1433. unsigned int mrs = 0; /* Mode Register Set */
  1434. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1435. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1436. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1437. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1438. 0x7=OCD default state */
  1439. unsigned int rtt;
  1440. unsigned int al; /* Posted CAS# additive latency (AL) */
  1441. unsigned int ods = 0; /* Output Drive Strength:
  1442. 0 = Full strength (18ohm)
  1443. 1 = Reduced strength (4ohm) */
  1444. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1445. 1=Disable (Test/Debug) */
  1446. /* Mode Register (MR) */
  1447. unsigned int mr; /* Mode Register Definition */
  1448. unsigned int pd; /* Power-Down Mode */
  1449. unsigned int wr; /* Write Recovery */
  1450. unsigned int dll_res; /* DLL Reset */
  1451. unsigned int mode; /* Normal=0 or Test=1 */
  1452. unsigned int caslat = 0;/* CAS# latency */
  1453. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1454. unsigned int bt;
  1455. unsigned int bl; /* BL: Burst Length */
  1456. dqs_en = !popts->dqs_config;
  1457. rtt = fsl_ddr_get_rtt();
  1458. al = additive_latency;
  1459. esdmode = (0
  1460. | ((mrs & 0x3) << 14)
  1461. | ((outputs & 0x1) << 12)
  1462. | ((rdqs_en & 0x1) << 11)
  1463. | ((dqs_en & 0x1) << 10)
  1464. | ((ocd & 0x7) << 7)
  1465. | ((rtt & 0x2) << 5) /* rtt field is split */
  1466. | ((al & 0x7) << 3)
  1467. | ((rtt & 0x1) << 2) /* rtt field is split */
  1468. | ((ods & 0x1) << 1)
  1469. | ((dll_en & 0x1) << 0)
  1470. );
  1471. mr = 0; /* FIXME: CHECKME */
  1472. /*
  1473. * 0 = Fast Exit (Normal)
  1474. * 1 = Slow Exit (Low Power)
  1475. */
  1476. pd = 0;
  1477. #if defined(CONFIG_SYS_FSL_DDR1)
  1478. wr = 0; /* Historical */
  1479. #elif defined(CONFIG_SYS_FSL_DDR2)
  1480. wr = picos_to_mclk(common_dimm->twr_ps);
  1481. #endif
  1482. dll_res = 0;
  1483. mode = 0;
  1484. #if defined(CONFIG_SYS_FSL_DDR1)
  1485. if (1 <= cas_latency && cas_latency <= 4) {
  1486. unsigned char mode_caslat_table[4] = {
  1487. 0x5, /* 1.5 clocks */
  1488. 0x2, /* 2.0 clocks */
  1489. 0x6, /* 2.5 clocks */
  1490. 0x3 /* 3.0 clocks */
  1491. };
  1492. caslat = mode_caslat_table[cas_latency - 1];
  1493. } else {
  1494. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1495. }
  1496. #elif defined(CONFIG_SYS_FSL_DDR2)
  1497. caslat = cas_latency;
  1498. #endif
  1499. bt = 0;
  1500. switch (popts->burst_length) {
  1501. case DDR_BL4:
  1502. bl = 2;
  1503. break;
  1504. case DDR_BL8:
  1505. bl = 3;
  1506. break;
  1507. default:
  1508. printf("Error: invalid burst length of %u specified. "
  1509. " Defaulting to 4 beats.\n",
  1510. popts->burst_length);
  1511. bl = 2;
  1512. break;
  1513. }
  1514. sdmode = (0
  1515. | ((mr & 0x3) << 14)
  1516. | ((pd & 0x1) << 12)
  1517. | ((wr & 0x7) << 9)
  1518. | ((dll_res & 0x1) << 8)
  1519. | ((mode & 0x1) << 7)
  1520. | ((caslat & 0x7) << 4)
  1521. | ((bt & 0x1) << 3)
  1522. | ((bl & 0x7) << 0)
  1523. );
  1524. ddr->ddr_sdram_mode = (0
  1525. | ((esdmode & 0xFFFF) << 16)
  1526. | ((sdmode & 0xFFFF) << 0)
  1527. );
  1528. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1529. }
  1530. #endif
  1531. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1532. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1533. {
  1534. unsigned int init_value; /* Initialization value */
  1535. #ifdef CONFIG_MEM_INIT_VALUE
  1536. init_value = CONFIG_MEM_INIT_VALUE;
  1537. #else
  1538. init_value = 0xDEADBEEF;
  1539. #endif
  1540. ddr->ddr_data_init = init_value;
  1541. }
  1542. /*
  1543. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1544. * The old controller on the 8540/60 doesn't have this register.
  1545. * Hope it's OK to set it (to 0) anyway.
  1546. */
  1547. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1548. const memctl_options_t *popts)
  1549. {
  1550. unsigned int clk_adjust; /* Clock adjust */
  1551. clk_adjust = popts->clk_adjust;
  1552. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1553. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1554. }
  1555. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1556. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1557. {
  1558. unsigned int init_addr = 0; /* Initialization address */
  1559. ddr->ddr_init_addr = init_addr;
  1560. }
  1561. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1562. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1563. {
  1564. unsigned int uia = 0; /* Use initialization address */
  1565. unsigned int init_ext_addr = 0; /* Initialization address */
  1566. ddr->ddr_init_ext_addr = (0
  1567. | ((uia & 0x1) << 31)
  1568. | (init_ext_addr & 0xF)
  1569. );
  1570. }
  1571. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1572. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1573. const memctl_options_t *popts)
  1574. {
  1575. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1576. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1577. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1578. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1579. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1580. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1581. if (popts->burst_length == DDR_BL8) {
  1582. /* We set BL/2 for fixed BL8 */
  1583. rrt = 0; /* BL/2 clocks */
  1584. wwt = 0; /* BL/2 clocks */
  1585. } else {
  1586. /* We need to set BL/2 + 2 to BC4 and OTF */
  1587. rrt = 2; /* BL/2 + 2 clocks */
  1588. wwt = 2; /* BL/2 + 2 clocks */
  1589. }
  1590. #endif
  1591. #ifdef CONFIG_SYS_FSL_DDR4
  1592. dll_lock = 2; /* tDLLK = 1024 clocks */
  1593. #elif defined(CONFIG_SYS_FSL_DDR3)
  1594. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1595. #endif
  1596. ddr->timing_cfg_4 = (0
  1597. | ((rwt & 0xf) << 28)
  1598. | ((wrt & 0xf) << 24)
  1599. | ((rrt & 0xf) << 20)
  1600. | ((wwt & 0xf) << 16)
  1601. | (dll_lock & 0x3)
  1602. );
  1603. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1604. }
  1605. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1606. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1607. {
  1608. unsigned int rodt_on = 0; /* Read to ODT on */
  1609. unsigned int rodt_off = 0; /* Read to ODT off */
  1610. unsigned int wodt_on = 0; /* Write to ODT on */
  1611. unsigned int wodt_off = 0; /* Write to ODT off */
  1612. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1613. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1614. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1615. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1616. if (cas_latency >= wr_lat)
  1617. rodt_on = cas_latency - wr_lat + 1;
  1618. rodt_off = 4; /* 4 clocks */
  1619. wodt_on = 1; /* 1 clocks */
  1620. wodt_off = 4; /* 4 clocks */
  1621. #endif
  1622. ddr->timing_cfg_5 = (0
  1623. | ((rodt_on & 0x1f) << 24)
  1624. | ((rodt_off & 0x7) << 20)
  1625. | ((wodt_on & 0x1f) << 12)
  1626. | ((wodt_off & 0x7) << 8)
  1627. );
  1628. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1629. }
  1630. #ifdef CONFIG_SYS_FSL_DDR4
  1631. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1632. {
  1633. unsigned int hs_caslat = 0;
  1634. unsigned int hs_wrlat = 0;
  1635. unsigned int hs_wrrec = 0;
  1636. unsigned int hs_clkadj = 0;
  1637. unsigned int hs_wrlvl_start = 0;
  1638. ddr->timing_cfg_6 = (0
  1639. | ((hs_caslat & 0x1f) << 24)
  1640. | ((hs_wrlat & 0x1f) << 19)
  1641. | ((hs_wrrec & 0x1f) << 12)
  1642. | ((hs_clkadj & 0x1f) << 6)
  1643. | ((hs_wrlvl_start & 0x1f) << 0)
  1644. );
  1645. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1646. }
  1647. static void set_timing_cfg_7(fsl_ddr_cfg_regs_t *ddr,
  1648. const common_timing_params_t *common_dimm)
  1649. {
  1650. unsigned int txpr, tcksre, tcksrx;
  1651. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1652. txpr = max(5U, picos_to_mclk(common_dimm->trfc1_ps + 10000));
  1653. tcksre = max(5U, picos_to_mclk(10000));
  1654. tcksrx = max(5U, picos_to_mclk(10000));
  1655. par_lat = 0;
  1656. cs_to_cmd = 0;
  1657. if (txpr <= 200)
  1658. cke_rst = 0;
  1659. else if (txpr <= 256)
  1660. cke_rst = 1;
  1661. else if (txpr <= 512)
  1662. cke_rst = 2;
  1663. else
  1664. cke_rst = 3;
  1665. if (tcksre <= 19)
  1666. cksre = tcksre - 5;
  1667. else
  1668. cksre = 15;
  1669. if (tcksrx <= 19)
  1670. cksrx = tcksrx - 5;
  1671. else
  1672. cksrx = 15;
  1673. ddr->timing_cfg_7 = (0
  1674. | ((cke_rst & 0x3) << 28)
  1675. | ((cksre & 0xf) << 24)
  1676. | ((cksrx & 0xf) << 20)
  1677. | ((par_lat & 0xf) << 16)
  1678. | ((cs_to_cmd & 0xf) << 4)
  1679. );
  1680. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1681. }
  1682. static void set_timing_cfg_8(fsl_ddr_cfg_regs_t *ddr,
  1683. const memctl_options_t *popts,
  1684. const common_timing_params_t *common_dimm,
  1685. unsigned int cas_latency)
  1686. {
  1687. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1688. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1689. unsigned int tccdl = picos_to_mclk(common_dimm->tccdl_ps);
  1690. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1691. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1692. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1693. if (rwt_bg < tccdl)
  1694. rwt_bg = tccdl - rwt_bg;
  1695. else
  1696. rwt_bg = 0;
  1697. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1698. if (wrt_bg < tccdl)
  1699. wrt_bg = tccdl - wrt_bg;
  1700. else
  1701. wrt_bg = 0;
  1702. if (popts->burst_length == DDR_BL8) {
  1703. rrt_bg = tccdl - 4;
  1704. wwt_bg = tccdl - 4;
  1705. } else {
  1706. rrt_bg = tccdl - 2;
  1707. wwt_bg = tccdl - 4;
  1708. }
  1709. acttoact_bg = picos_to_mclk(common_dimm->trrdl_ps);
  1710. wrtord_bg = max(4U, picos_to_mclk(7500));
  1711. if (popts->otf_burst_chop_en)
  1712. wrtord_bg += 2;
  1713. pre_all_rec = 0;
  1714. ddr->timing_cfg_8 = (0
  1715. | ((rwt_bg & 0xf) << 28)
  1716. | ((wrt_bg & 0xf) << 24)
  1717. | ((rrt_bg & 0xf) << 20)
  1718. | ((wwt_bg & 0xf) << 16)
  1719. | ((acttoact_bg & 0xf) << 12)
  1720. | ((wrtord_bg & 0xf) << 8)
  1721. | ((pre_all_rec & 0x1f) << 0)
  1722. );
  1723. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1724. }
  1725. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1726. {
  1727. ddr->timing_cfg_9 = 0;
  1728. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1729. }
  1730. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1731. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1732. const dimm_params_t *dimm_params)
  1733. {
  1734. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1735. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1736. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1737. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1738. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1739. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1740. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1741. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1742. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1743. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1744. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1745. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1746. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1747. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1748. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1749. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1750. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1751. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1752. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1753. (acc_ecc_en ? 0 :
  1754. (dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1755. dimm_params->dq_mapping_ors;
  1756. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1757. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1758. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1759. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1760. }
  1761. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1762. const memctl_options_t *popts)
  1763. {
  1764. int rd_pre;
  1765. rd_pre = popts->quad_rank_present ? 1 : 0;
  1766. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1767. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1768. }
  1769. #endif /* CONFIG_SYS_FSL_DDR4 */
  1770. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1771. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1772. {
  1773. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1774. /* Normal Operation Full Calibration Time (tZQoper) */
  1775. unsigned int zqoper = 0;
  1776. /* Normal Operation Short Calibration Time (tZQCS) */
  1777. unsigned int zqcs = 0;
  1778. #ifdef CONFIG_SYS_FSL_DDR4
  1779. unsigned int zqcs_init;
  1780. #endif
  1781. if (zq_en) {
  1782. #ifdef CONFIG_SYS_FSL_DDR4
  1783. zqinit = 10; /* 1024 clocks */
  1784. zqoper = 9; /* 512 clocks */
  1785. zqcs = 7; /* 128 clocks */
  1786. zqcs_init = 5; /* 1024 refresh sequences */
  1787. #else
  1788. zqinit = 9; /* 512 clocks */
  1789. zqoper = 8; /* 256 clocks */
  1790. zqcs = 6; /* 64 clocks */
  1791. #endif
  1792. }
  1793. ddr->ddr_zq_cntl = (0
  1794. | ((zq_en & 0x1) << 31)
  1795. | ((zqinit & 0xF) << 24)
  1796. | ((zqoper & 0xF) << 16)
  1797. | ((zqcs & 0xF) << 8)
  1798. #ifdef CONFIG_SYS_FSL_DDR4
  1799. | ((zqcs_init & 0xF) << 0)
  1800. #endif
  1801. );
  1802. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1803. }
  1804. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1805. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1806. const memctl_options_t *popts)
  1807. {
  1808. /*
  1809. * First DQS pulse rising edge after margining mode
  1810. * is programmed (tWL_MRD)
  1811. */
  1812. unsigned int wrlvl_mrd = 0;
  1813. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1814. unsigned int wrlvl_odten = 0;
  1815. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1816. unsigned int wrlvl_dqsen = 0;
  1817. /* WRLVL_SMPL: Write leveling sample time */
  1818. unsigned int wrlvl_smpl = 0;
  1819. /* WRLVL_WLR: Write leveling repeition time */
  1820. unsigned int wrlvl_wlr = 0;
  1821. /* WRLVL_START: Write leveling start time */
  1822. unsigned int wrlvl_start = 0;
  1823. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1824. if (wrlvl_en) {
  1825. /* tWL_MRD min = 40 nCK, we set it 64 */
  1826. wrlvl_mrd = 0x6;
  1827. /* tWL_ODTEN 128 */
  1828. wrlvl_odten = 0x7;
  1829. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1830. wrlvl_dqsen = 0x5;
  1831. /*
  1832. * Write leveling sample time at least need 6 clocks
  1833. * higher than tWLO to allow enough time for progagation
  1834. * delay and sampling the prime data bits.
  1835. */
  1836. wrlvl_smpl = 0xf;
  1837. /*
  1838. * Write leveling repetition time
  1839. * at least tWLO + 6 clocks clocks
  1840. * we set it 64
  1841. */
  1842. wrlvl_wlr = 0x6;
  1843. /*
  1844. * Write leveling start time
  1845. * The value use for the DQS_ADJUST for the first sample
  1846. * when write leveling is enabled. It probably needs to be
  1847. * overriden per platform.
  1848. */
  1849. wrlvl_start = 0x8;
  1850. /*
  1851. * Override the write leveling sample and start time
  1852. * according to specific board
  1853. */
  1854. if (popts->wrlvl_override) {
  1855. wrlvl_smpl = popts->wrlvl_sample;
  1856. wrlvl_start = popts->wrlvl_start;
  1857. }
  1858. }
  1859. ddr->ddr_wrlvl_cntl = (0
  1860. | ((wrlvl_en & 0x1) << 31)
  1861. | ((wrlvl_mrd & 0x7) << 24)
  1862. | ((wrlvl_odten & 0x7) << 20)
  1863. | ((wrlvl_dqsen & 0x7) << 16)
  1864. | ((wrlvl_smpl & 0xf) << 12)
  1865. | ((wrlvl_wlr & 0x7) << 8)
  1866. | ((wrlvl_start & 0x1F) << 0)
  1867. );
  1868. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1869. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1870. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1871. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1872. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1873. }
  1874. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1875. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1876. {
  1877. /* Self Refresh Idle Threshold */
  1878. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1879. }
  1880. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1881. {
  1882. if (popts->addr_hash) {
  1883. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1884. puts("Address hashing enabled.\n");
  1885. }
  1886. }
  1887. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1888. {
  1889. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1890. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1891. }
  1892. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1893. {
  1894. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1895. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1896. }
  1897. unsigned int
  1898. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1899. {
  1900. unsigned int res = 0;
  1901. /*
  1902. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1903. * not set at the same time.
  1904. */
  1905. if (ddr->ddr_sdram_cfg & 0x10000000
  1906. && ddr->ddr_sdram_cfg & 0x00008000) {
  1907. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1908. " should not be set at the same time.\n");
  1909. res++;
  1910. }
  1911. return res;
  1912. }
  1913. unsigned int
  1914. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1915. fsl_ddr_cfg_regs_t *ddr,
  1916. const common_timing_params_t *common_dimm,
  1917. const dimm_params_t *dimm_params,
  1918. unsigned int dbw_cap_adj,
  1919. unsigned int size_only)
  1920. {
  1921. unsigned int i;
  1922. unsigned int cas_latency;
  1923. unsigned int additive_latency;
  1924. unsigned int sr_it;
  1925. unsigned int zq_en;
  1926. unsigned int wrlvl_en;
  1927. unsigned int ip_rev = 0;
  1928. unsigned int unq_mrs_en = 0;
  1929. int cs_en = 1;
  1930. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1931. if (common_dimm == NULL) {
  1932. printf("Error: subset DIMM params struct null pointer\n");
  1933. return 1;
  1934. }
  1935. /*
  1936. * Process overrides first.
  1937. *
  1938. * FIXME: somehow add dereated caslat to this
  1939. */
  1940. cas_latency = (popts->cas_latency_override)
  1941. ? popts->cas_latency_override_value
  1942. : common_dimm->lowest_common_spd_caslat;
  1943. additive_latency = (popts->additive_latency_override)
  1944. ? popts->additive_latency_override_value
  1945. : common_dimm->additive_latency;
  1946. sr_it = (popts->auto_self_refresh_en)
  1947. ? popts->sr_it
  1948. : 0;
  1949. /* ZQ calibration */
  1950. zq_en = (popts->zq_en) ? 1 : 0;
  1951. /* write leveling */
  1952. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1953. /* Chip Select Memory Bounds (CSn_BNDS) */
  1954. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1955. unsigned long long ea, sa;
  1956. unsigned int cs_per_dimm
  1957. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1958. unsigned int dimm_number
  1959. = i / cs_per_dimm;
  1960. unsigned long long rank_density
  1961. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1962. if (dimm_params[dimm_number].n_ranks == 0) {
  1963. debug("Skipping setup of CS%u "
  1964. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1965. continue;
  1966. }
  1967. if (popts->memctl_interleaving) {
  1968. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1969. case FSL_DDR_CS0_CS1_CS2_CS3:
  1970. break;
  1971. case FSL_DDR_CS0_CS1:
  1972. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1973. if (i > 1)
  1974. cs_en = 0;
  1975. break;
  1976. case FSL_DDR_CS2_CS3:
  1977. default:
  1978. if (i > 0)
  1979. cs_en = 0;
  1980. break;
  1981. }
  1982. sa = common_dimm->base_address;
  1983. ea = sa + common_dimm->total_mem - 1;
  1984. } else if (!popts->memctl_interleaving) {
  1985. /*
  1986. * If memory interleaving between controllers is NOT
  1987. * enabled, the starting address for each memory
  1988. * controller is distinct. However, because rank
  1989. * interleaving is enabled, the starting and ending
  1990. * addresses of the total memory on that memory
  1991. * controller needs to be programmed into its
  1992. * respective CS0_BNDS.
  1993. */
  1994. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1995. case FSL_DDR_CS0_CS1_CS2_CS3:
  1996. sa = common_dimm->base_address;
  1997. ea = sa + common_dimm->total_mem - 1;
  1998. break;
  1999. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2000. if ((i >= 2) && (dimm_number == 0)) {
  2001. sa = dimm_params[dimm_number].base_address +
  2002. 2 * rank_density;
  2003. ea = sa + 2 * rank_density - 1;
  2004. } else {
  2005. sa = dimm_params[dimm_number].base_address;
  2006. ea = sa + 2 * rank_density - 1;
  2007. }
  2008. break;
  2009. case FSL_DDR_CS0_CS1:
  2010. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2011. sa = dimm_params[dimm_number].base_address;
  2012. ea = sa + rank_density - 1;
  2013. if (i != 1)
  2014. sa += (i % cs_per_dimm) * rank_density;
  2015. ea += (i % cs_per_dimm) * rank_density;
  2016. } else {
  2017. sa = 0;
  2018. ea = 0;
  2019. }
  2020. if (i == 0)
  2021. ea += rank_density;
  2022. break;
  2023. case FSL_DDR_CS2_CS3:
  2024. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2025. sa = dimm_params[dimm_number].base_address;
  2026. ea = sa + rank_density - 1;
  2027. if (i != 3)
  2028. sa += (i % cs_per_dimm) * rank_density;
  2029. ea += (i % cs_per_dimm) * rank_density;
  2030. } else {
  2031. sa = 0;
  2032. ea = 0;
  2033. }
  2034. if (i == 2)
  2035. ea += (rank_density >> dbw_cap_adj);
  2036. break;
  2037. default: /* No bank(chip-select) interleaving */
  2038. sa = dimm_params[dimm_number].base_address;
  2039. ea = sa + rank_density - 1;
  2040. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2041. sa += (i % cs_per_dimm) * rank_density;
  2042. ea += (i % cs_per_dimm) * rank_density;
  2043. } else {
  2044. sa = 0;
  2045. ea = 0;
  2046. }
  2047. break;
  2048. }
  2049. }
  2050. sa >>= 24;
  2051. ea >>= 24;
  2052. if (cs_en) {
  2053. ddr->cs[i].bnds = (0
  2054. | ((sa & 0xffff) << 16) /* starting address */
  2055. | ((ea & 0xffff) << 0) /* ending address */
  2056. );
  2057. } else {
  2058. /* setting bnds to 0xffffffff for inactive CS */
  2059. ddr->cs[i].bnds = 0xffffffff;
  2060. }
  2061. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2062. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2063. set_csn_config_2(i, ddr);
  2064. }
  2065. /*
  2066. * In the case we only need to compute the ddr sdram size, we only need
  2067. * to set csn registers, so return from here.
  2068. */
  2069. if (size_only)
  2070. return 0;
  2071. set_ddr_eor(ddr, popts);
  2072. #if !defined(CONFIG_SYS_FSL_DDR1)
  2073. set_timing_cfg_0(ddr, popts, dimm_params);
  2074. #endif
  2075. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency,
  2076. additive_latency);
  2077. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  2078. set_timing_cfg_2(ddr, popts, common_dimm,
  2079. cas_latency, additive_latency);
  2080. set_ddr_cdr1(ddr, popts);
  2081. set_ddr_cdr2(ddr, popts);
  2082. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2083. ip_rev = fsl_ddr_get_version();
  2084. if (ip_rev > 0x40400)
  2085. unq_mrs_en = 1;
  2086. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2087. ddr->debug[18] = popts->cswl_override;
  2088. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  2089. set_ddr_sdram_mode(ddr, popts, common_dimm,
  2090. cas_latency, additive_latency, unq_mrs_en);
  2091. set_ddr_sdram_mode_2(ddr, popts, common_dimm, unq_mrs_en);
  2092. #ifdef CONFIG_SYS_FSL_DDR4
  2093. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2094. set_ddr_sdram_mode_10(ddr, popts, common_dimm, unq_mrs_en);
  2095. #endif
  2096. set_ddr_sdram_interval(ddr, popts, common_dimm);
  2097. set_ddr_data_init(ddr);
  2098. set_ddr_sdram_clk_cntl(ddr, popts);
  2099. set_ddr_init_addr(ddr);
  2100. set_ddr_init_ext_addr(ddr);
  2101. set_timing_cfg_4(ddr, popts);
  2102. set_timing_cfg_5(ddr, cas_latency);
  2103. #ifdef CONFIG_SYS_FSL_DDR4
  2104. set_ddr_sdram_cfg_3(ddr, popts);
  2105. set_timing_cfg_6(ddr);
  2106. set_timing_cfg_7(ddr, common_dimm);
  2107. set_timing_cfg_8(ddr, popts, common_dimm, cas_latency);
  2108. set_timing_cfg_9(ddr);
  2109. set_ddr_dq_mapping(ddr, dimm_params);
  2110. #endif
  2111. set_ddr_zq_cntl(ddr, zq_en);
  2112. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2113. set_ddr_sr_cntr(ddr, sr_it);
  2114. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2115. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2116. /* disble DDR training for emulator */
  2117. ddr->debug[2] = 0x00000400;
  2118. ddr->debug[4] = 0xff800000;
  2119. #endif
  2120. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2121. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2122. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2123. #endif
  2124. return check_fsl_memctl_config_regs(ddr);
  2125. }