cm_fx6.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <fsl_esdhc.h>
  13. #include <miiphy.h>
  14. #include <netdev.h>
  15. #include <errno.h>
  16. #include <fdt_support.h>
  17. #include <sata.h>
  18. #include <splash.h>
  19. #include <asm/arch/crm_regs.h>
  20. #include <asm/arch/sys_proto.h>
  21. #include <asm/arch/iomux.h>
  22. #include <asm/arch/mxc_hdmi.h>
  23. #include <asm/imx-common/mxc_i2c.h>
  24. #include <asm/imx-common/sata.h>
  25. #include <asm/imx-common/video.h>
  26. #include <asm/io.h>
  27. #include <asm/gpio.h>
  28. #include <dm/platform_data/serial_mxc.h>
  29. #include "common.h"
  30. #include "../common/eeprom.h"
  31. #include "../common/common.h"
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #ifdef CONFIG_SPLASH_SCREEN
  34. static struct splash_location cm_fx6_splash_locations[] = {
  35. {
  36. .name = "sf",
  37. .storage = SPLASH_STORAGE_SF,
  38. .offset = 0x100000,
  39. },
  40. };
  41. int splash_screen_prepare(void)
  42. {
  43. return splash_source_load(cm_fx6_splash_locations,
  44. ARRAY_SIZE(cm_fx6_splash_locations));
  45. }
  46. #endif
  47. #ifdef CONFIG_IMX_HDMI
  48. static void cm_fx6_enable_hdmi(struct display_info_t const *dev)
  49. {
  50. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  51. imx_setup_hdmi();
  52. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
  53. imx_enable_hdmi_phy();
  54. }
  55. static struct display_info_t preset_hdmi_1024X768 = {
  56. .bus = -1,
  57. .addr = 0,
  58. .pixfmt = IPU_PIX_FMT_RGB24,
  59. .enable = cm_fx6_enable_hdmi,
  60. .mode = {
  61. .name = "HDMI",
  62. .refresh = 60,
  63. .xres = 1024,
  64. .yres = 768,
  65. .pixclock = 40385,
  66. .left_margin = 220,
  67. .right_margin = 40,
  68. .upper_margin = 21,
  69. .lower_margin = 7,
  70. .hsync_len = 60,
  71. .vsync_len = 10,
  72. .sync = FB_SYNC_EXT,
  73. .vmode = FB_VMODE_NONINTERLACED,
  74. }
  75. };
  76. static void cm_fx6_setup_display(void)
  77. {
  78. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  79. enable_ipu_clock();
  80. clrbits_le32(&iomuxc_regs->gpr[3], MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
  81. }
  82. int board_video_skip(void)
  83. {
  84. int ret;
  85. struct display_info_t *preset;
  86. char const *panel = getenv("displaytype");
  87. if (!panel) /* Also accept panel for backward compatibility */
  88. panel = getenv("panel");
  89. if (!panel)
  90. return -ENOENT;
  91. if (!strcmp(panel, "HDMI"))
  92. preset = &preset_hdmi_1024X768;
  93. else
  94. return -EINVAL;
  95. ret = ipuv3_fb_init(&preset->mode, 0, preset->pixfmt);
  96. if (ret) {
  97. printf("Can't init display %s: %d\n", preset->mode.name, ret);
  98. return ret;
  99. }
  100. preset->enable(preset);
  101. printf("Display: %s (%ux%u)\n", preset->mode.name, preset->mode.xres,
  102. preset->mode.yres);
  103. return 0;
  104. }
  105. #else
  106. static inline void cm_fx6_setup_display(void) {}
  107. #endif /* CONFIG_VIDEO_IPUV3 */
  108. #ifdef CONFIG_DWC_AHSATA
  109. static int cm_fx6_issd_gpios[] = {
  110. /* The order of the GPIOs in the array is important! */
  111. CM_FX6_SATA_LDO_EN,
  112. CM_FX6_SATA_PHY_SLP,
  113. CM_FX6_SATA_NRSTDLY,
  114. CM_FX6_SATA_PWREN,
  115. CM_FX6_SATA_NSTANDBY1,
  116. CM_FX6_SATA_NSTANDBY2,
  117. };
  118. static void cm_fx6_sata_power(int on)
  119. {
  120. int i;
  121. if (!on) { /* tell the iSSD that the power will be removed */
  122. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
  123. mdelay(10);
  124. }
  125. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  126. gpio_direction_output(cm_fx6_issd_gpios[i], on);
  127. udelay(100);
  128. }
  129. if (!on) /* for compatibility lower the power loss interrupt */
  130. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  131. }
  132. static iomux_v3_cfg_t const sata_pads[] = {
  133. /* SATA PWR */
  134. IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  135. IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  136. IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  137. IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  138. /* SATA CTRL */
  139. IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  140. IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  141. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  142. IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  143. IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  144. };
  145. static int cm_fx6_setup_issd(void)
  146. {
  147. int ret, i;
  148. SETUP_IOMUX_PADS(sata_pads);
  149. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  150. ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
  151. if (ret)
  152. return ret;
  153. }
  154. ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
  155. if (ret)
  156. return ret;
  157. return 0;
  158. }
  159. #define CM_FX6_SATA_INIT_RETRIES 10
  160. int sata_initialize(void)
  161. {
  162. int err, i;
  163. /* Make sure this gpio has logical 0 value */
  164. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  165. udelay(100);
  166. cm_fx6_sata_power(1);
  167. for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
  168. err = setup_sata();
  169. if (err) {
  170. printf("SATA setup failed: %d\n", err);
  171. return err;
  172. }
  173. udelay(100);
  174. err = __sata_initialize();
  175. if (!err)
  176. break;
  177. /* There is no device on the SATA port */
  178. if (sata_port_status(0, 0) == 0)
  179. break;
  180. /* There's a device, but link not established. Retry */
  181. }
  182. return err;
  183. }
  184. int sata_stop(void)
  185. {
  186. __sata_stop();
  187. cm_fx6_sata_power(0);
  188. mdelay(250);
  189. return 0;
  190. }
  191. #else
  192. static int cm_fx6_setup_issd(void) { return 0; }
  193. #endif
  194. #ifdef CONFIG_SYS_I2C_MXC
  195. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  196. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  197. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  198. I2C_PADS(i2c0_pads,
  199. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  200. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  201. IMX_GPIO_NR(3, 21),
  202. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  203. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  204. IMX_GPIO_NR(3, 28));
  205. I2C_PADS(i2c1_pads,
  206. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  207. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  208. IMX_GPIO_NR(4, 12),
  209. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  210. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  211. IMX_GPIO_NR(4, 13));
  212. I2C_PADS(i2c2_pads,
  213. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  214. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  215. IMX_GPIO_NR(1, 3),
  216. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  217. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  218. IMX_GPIO_NR(1, 6));
  219. static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
  220. {
  221. int ret;
  222. ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
  223. if (ret)
  224. printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
  225. return ret;
  226. }
  227. static int cm_fx6_setup_i2c(void)
  228. {
  229. int ret = 0, err;
  230. /* i2c<x>_pads are wierd macro variables; we can't use an array */
  231. err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
  232. if (err)
  233. ret = err;
  234. err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
  235. if (err)
  236. ret = err;
  237. err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
  238. if (err)
  239. ret = err;
  240. return ret;
  241. }
  242. #else
  243. static int cm_fx6_setup_i2c(void) { return 0; }
  244. #endif
  245. #ifdef CONFIG_USB_EHCI_MX6
  246. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  247. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  248. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  249. #define MX6_USBNC_BASEADDR 0x2184800
  250. #define USBNC_USB_H1_PWR_POL (1 << 9)
  251. static int cm_fx6_setup_usb_host(void)
  252. {
  253. int err;
  254. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  255. if (err)
  256. return err;
  257. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
  258. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  259. return 0;
  260. }
  261. static int cm_fx6_setup_usb_otg(void)
  262. {
  263. int err;
  264. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  265. err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  266. if (err) {
  267. printf("USB OTG pwr gpio request failed: %d\n", err);
  268. return err;
  269. }
  270. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  271. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  272. MUX_PAD_CTRL(WEAK_PULLDOWN));
  273. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  274. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  275. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  276. }
  277. int board_ehci_hcd_init(int port)
  278. {
  279. int ret;
  280. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  281. /* Only 1 host controller in use. port 0 is OTG & needs no attention */
  282. if (port != 1)
  283. return 0;
  284. /* Set PWR polarity to match power switch's enable polarity */
  285. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  286. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  287. if (ret)
  288. return ret;
  289. udelay(10);
  290. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  291. if (ret)
  292. return ret;
  293. mdelay(1);
  294. return 0;
  295. }
  296. int board_ehci_power(int port, int on)
  297. {
  298. if (port == 0)
  299. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  300. return 0;
  301. }
  302. #else
  303. static int cm_fx6_setup_usb_otg(void) { return 0; }
  304. static int cm_fx6_setup_usb_host(void) { return 0; }
  305. #endif
  306. #ifdef CONFIG_FEC_MXC
  307. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  308. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  309. static int mx6_rgmii_rework(struct phy_device *phydev)
  310. {
  311. unsigned short val;
  312. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  313. * which cause ethernet link down/up issue, so disable SmartEEE
  314. */
  315. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  316. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  317. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  318. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  319. val &= ~(0x1 << 8);
  320. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  321. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  322. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  323. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  324. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  325. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  326. val &= 0xffe3;
  327. val |= 0x18;
  328. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  329. /* introduce tx clock delay */
  330. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  331. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  332. val |= 0x0100;
  333. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  334. return 0;
  335. }
  336. int board_phy_config(struct phy_device *phydev)
  337. {
  338. mx6_rgmii_rework(phydev);
  339. if (phydev->drv->config)
  340. return phydev->drv->config(phydev);
  341. return 0;
  342. }
  343. static iomux_v3_cfg_t const enet_pads[] = {
  344. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  345. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  346. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  347. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  348. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  349. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  350. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  351. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  352. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  353. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  354. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  355. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  356. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  357. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  358. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  359. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  360. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  361. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  362. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  363. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  364. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  365. };
  366. static int handle_mac_address(char *env_var, uint eeprom_bus)
  367. {
  368. unsigned char enetaddr[6];
  369. int rc;
  370. rc = eth_getenv_enetaddr(env_var, enetaddr);
  371. if (rc)
  372. return 0;
  373. rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
  374. if (rc)
  375. return rc;
  376. if (!is_valid_ethaddr(enetaddr))
  377. return -1;
  378. return eth_setenv_enetaddr(env_var, enetaddr);
  379. }
  380. #define SB_FX6_I2C_EEPROM_BUS 0
  381. #define NO_MAC_ADDR "No MAC address found for %s\n"
  382. int board_eth_init(bd_t *bis)
  383. {
  384. int err;
  385. if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
  386. printf(NO_MAC_ADDR, "primary NIC");
  387. if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
  388. printf(NO_MAC_ADDR, "secondary NIC");
  389. SETUP_IOMUX_PADS(enet_pads);
  390. /* phy reset */
  391. err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
  392. if (err)
  393. printf("Etnernet NRST gpio request failed: %d\n", err);
  394. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  395. udelay(500);
  396. gpio_set_value(CM_FX6_ENET_NRST, 1);
  397. enable_enet_clk(1);
  398. return cpu_eth_init(bis);
  399. }
  400. #endif
  401. #ifdef CONFIG_NAND_MXS
  402. static iomux_v3_cfg_t const nand_pads[] = {
  403. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  404. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  405. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  406. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  407. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  408. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  409. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  410. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  411. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  412. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  413. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  414. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  415. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  416. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  417. };
  418. static void cm_fx6_setup_gpmi_nand(void)
  419. {
  420. SETUP_IOMUX_PADS(nand_pads);
  421. /* Enable clock roots */
  422. enable_usdhc_clk(1, 3);
  423. enable_usdhc_clk(1, 4);
  424. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  425. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  426. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  427. }
  428. #else
  429. static void cm_fx6_setup_gpmi_nand(void) {}
  430. #endif
  431. #ifdef CONFIG_FSL_ESDHC
  432. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  433. {USDHC1_BASE_ADDR},
  434. {USDHC2_BASE_ADDR},
  435. {USDHC3_BASE_ADDR},
  436. };
  437. static enum mxc_clock usdhc_clk[3] = {
  438. MXC_ESDHC_CLK,
  439. MXC_ESDHC2_CLK,
  440. MXC_ESDHC3_CLK,
  441. };
  442. int board_mmc_init(bd_t *bis)
  443. {
  444. int i;
  445. cm_fx6_set_usdhc_iomux();
  446. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  447. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  448. usdhc_cfg[i].max_bus_width = 4;
  449. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  450. enable_usdhc_clk(1, i);
  451. }
  452. return 0;
  453. }
  454. #endif
  455. #ifdef CONFIG_MXC_SPI
  456. int cm_fx6_setup_ecspi(void)
  457. {
  458. cm_fx6_set_ecspi_iomux();
  459. return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
  460. }
  461. #else
  462. int cm_fx6_setup_ecspi(void) { return 0; }
  463. #endif
  464. #ifdef CONFIG_OF_BOARD_SETUP
  465. int ft_board_setup(void *blob, bd_t *bd)
  466. {
  467. uint8_t enetaddr[6];
  468. /* MAC addr */
  469. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  470. fdt_find_and_setprop(blob,
  471. "/soc/aips-bus@02100000/ethernet@02188000",
  472. "local-mac-address", enetaddr, 6, 1);
  473. }
  474. if (eth_getenv_enetaddr("eth1addr", enetaddr)) {
  475. fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
  476. enetaddr, 6, 1);
  477. }
  478. return 0;
  479. }
  480. #endif
  481. int board_init(void)
  482. {
  483. int ret;
  484. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  485. cm_fx6_setup_gpmi_nand();
  486. ret = cm_fx6_setup_ecspi();
  487. if (ret)
  488. printf("Warning: ECSPI setup failed: %d\n", ret);
  489. ret = cm_fx6_setup_usb_otg();
  490. if (ret)
  491. printf("Warning: USB OTG setup failed: %d\n", ret);
  492. ret = cm_fx6_setup_usb_host();
  493. if (ret)
  494. printf("Warning: USB host setup failed: %d\n", ret);
  495. /*
  496. * cm-fx6 may have iSSD not assembled and in this case it has
  497. * bypasses for a (m)SATA socket on the baseboard. The socketed
  498. * device is not controlled by those GPIOs. So just print a warning
  499. * if the setup fails.
  500. */
  501. ret = cm_fx6_setup_issd();
  502. if (ret)
  503. printf("Warning: iSSD setup failed: %d\n", ret);
  504. /* Warn on failure but do not abort boot */
  505. ret = cm_fx6_setup_i2c();
  506. if (ret)
  507. printf("Warning: I2C setup failed: %d\n", ret);
  508. cm_fx6_setup_display();
  509. return 0;
  510. }
  511. int checkboard(void)
  512. {
  513. puts("Board: CM-FX6\n");
  514. return 0;
  515. }
  516. void dram_init_banksize(void)
  517. {
  518. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  519. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  520. switch (gd->ram_size) {
  521. case 0x10000000: /* DDR_16BIT_256MB */
  522. gd->bd->bi_dram[0].size = 0x10000000;
  523. gd->bd->bi_dram[1].size = 0;
  524. break;
  525. case 0x20000000: /* DDR_32BIT_512MB */
  526. gd->bd->bi_dram[0].size = 0x20000000;
  527. gd->bd->bi_dram[1].size = 0;
  528. break;
  529. case 0x40000000:
  530. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  531. gd->bd->bi_dram[0].size = 0x20000000;
  532. gd->bd->bi_dram[1].size = 0x20000000;
  533. } else { /* DDR_64BIT_1GB */
  534. gd->bd->bi_dram[0].size = 0x40000000;
  535. gd->bd->bi_dram[1].size = 0;
  536. }
  537. break;
  538. case 0x80000000: /* DDR_64BIT_2GB */
  539. gd->bd->bi_dram[0].size = 0x40000000;
  540. gd->bd->bi_dram[1].size = 0x40000000;
  541. break;
  542. case 0xEFF00000: /* DDR_64BIT_4GB */
  543. gd->bd->bi_dram[0].size = 0x70000000;
  544. gd->bd->bi_dram[1].size = 0x7FF00000;
  545. break;
  546. }
  547. }
  548. int dram_init(void)
  549. {
  550. gd->ram_size = imx_ddr_size();
  551. switch (gd->ram_size) {
  552. case 0x10000000:
  553. case 0x20000000:
  554. case 0x40000000:
  555. case 0x80000000:
  556. break;
  557. case 0xF0000000:
  558. gd->ram_size -= 0x100000;
  559. break;
  560. default:
  561. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  562. return -1;
  563. }
  564. return 0;
  565. }
  566. u32 get_board_rev(void)
  567. {
  568. return cl_eeprom_get_board_rev();
  569. }
  570. static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
  571. .reg = (struct mxc_uart *)UART4_BASE,
  572. };
  573. U_BOOT_DEVICE(cm_fx6_serial) = {
  574. .name = "serial_mxc",
  575. .platdata = &cm_fx6_mxc_serial_plat,
  576. };