fsl_ifc.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __FSL_IFC_H
  8. #define __FSL_IFC_H
  9. #ifdef CONFIG_FSL_IFC
  10. #include <config.h>
  11. #include <common.h>
  12. /*
  13. * CSPR - Chip Select Property Register
  14. */
  15. #define CSPR_BA 0xFFFF0000
  16. #define CSPR_BA_SHIFT 16
  17. #define CSPR_PORT_SIZE 0x00000180
  18. #define CSPR_PORT_SIZE_SHIFT 7
  19. /* Port Size 8 bit */
  20. #define CSPR_PORT_SIZE_8 0x00000080
  21. /* Port Size 16 bit */
  22. #define CSPR_PORT_SIZE_16 0x00000100
  23. /* Port Size 32 bit */
  24. #define CSPR_PORT_SIZE_32 0x00000180
  25. /* Write Protect */
  26. #define CSPR_WP 0x00000040
  27. #define CSPR_WP_SHIFT 6
  28. /* Machine Select */
  29. #define CSPR_MSEL 0x00000006
  30. #define CSPR_MSEL_SHIFT 1
  31. /* NOR */
  32. #define CSPR_MSEL_NOR 0x00000000
  33. /* NAND */
  34. #define CSPR_MSEL_NAND 0x00000002
  35. /* GPCM */
  36. #define CSPR_MSEL_GPCM 0x00000004
  37. /* Bank Valid */
  38. #define CSPR_V 0x00000001
  39. #define CSPR_V_SHIFT 0
  40. /* Convert an address into the right format for the CSPR Registers */
  41. #define CSPR_PHYS_ADDR(x) (((uint64_t)x) & 0xffff0000)
  42. /*
  43. * Address Mask Register
  44. */
  45. #define IFC_AMASK_MASK 0xFFFF0000
  46. #define IFC_AMASK_SHIFT 16
  47. #define IFC_AMASK(n) (IFC_AMASK_MASK << \
  48. (__ilog2(n) - IFC_AMASK_SHIFT))
  49. /*
  50. * Chip Select Option Register IFC_NAND Machine
  51. */
  52. /* Enable ECC Encoder */
  53. #define CSOR_NAND_ECC_ENC_EN 0x80000000
  54. #define CSOR_NAND_ECC_MODE_MASK 0x30000000
  55. /* 4 bit correction per 520 Byte sector */
  56. #define CSOR_NAND_ECC_MODE_4 0x00000000
  57. /* 8 bit correction per 528 Byte sector */
  58. #define CSOR_NAND_ECC_MODE_8 0x10000000
  59. /* Enable ECC Decoder */
  60. #define CSOR_NAND_ECC_DEC_EN 0x04000000
  61. /* Row Address Length */
  62. #define CSOR_NAND_RAL_MASK 0x01800000
  63. #define CSOR_NAND_RAL_SHIFT 20
  64. #define CSOR_NAND_RAL_1 0x00000000
  65. #define CSOR_NAND_RAL_2 0x00800000
  66. #define CSOR_NAND_RAL_3 0x01000000
  67. #define CSOR_NAND_RAL_4 0x01800000
  68. /* Page Size 512b, 2k, 4k */
  69. #define CSOR_NAND_PGS_MASK 0x00180000
  70. #define CSOR_NAND_PGS_SHIFT 16
  71. #define CSOR_NAND_PGS_512 0x00000000
  72. #define CSOR_NAND_PGS_2K 0x00080000
  73. #define CSOR_NAND_PGS_4K 0x00100000
  74. #define CSOR_NAND_PGS_8K 0x00180000
  75. /* Spare region Size */
  76. #define CSOR_NAND_SPRZ_MASK 0x0000E000
  77. #define CSOR_NAND_SPRZ_SHIFT 13
  78. #define CSOR_NAND_SPRZ_16 0x00000000
  79. #define CSOR_NAND_SPRZ_64 0x00002000
  80. #define CSOR_NAND_SPRZ_128 0x00004000
  81. #define CSOR_NAND_SPRZ_210 0x00006000
  82. #define CSOR_NAND_SPRZ_218 0x00008000
  83. #define CSOR_NAND_SPRZ_224 0x0000A000
  84. #define CSOR_NAND_SPRZ_CSOR_EXT 0x0000C000
  85. /* Pages Per Block */
  86. #define CSOR_NAND_PB_MASK 0x00000700
  87. #define CSOR_NAND_PB_SHIFT 8
  88. #define CSOR_NAND_PB(n) ((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
  89. /* Time for Read Enable High to Output High Impedance */
  90. #define CSOR_NAND_TRHZ_MASK 0x0000001C
  91. #define CSOR_NAND_TRHZ_SHIFT 2
  92. #define CSOR_NAND_TRHZ_20 0x00000000
  93. #define CSOR_NAND_TRHZ_40 0x00000004
  94. #define CSOR_NAND_TRHZ_60 0x00000008
  95. #define CSOR_NAND_TRHZ_80 0x0000000C
  96. #define CSOR_NAND_TRHZ_100 0x00000010
  97. /* Buffer control disable */
  98. #define CSOR_NAND_BCTLD 0x00000001
  99. /*
  100. * Chip Select Option Register - NOR Flash Mode
  101. */
  102. /* Enable Address shift Mode */
  103. #define CSOR_NOR_ADM_SHFT_MODE_EN 0x80000000
  104. /* Page Read Enable from NOR device */
  105. #define CSOR_NOR_PGRD_EN 0x10000000
  106. /* AVD Toggle Enable during Burst Program */
  107. #define CSOR_NOR_AVD_TGL_PGM_EN 0x01000000
  108. /* Address Data Multiplexing Shift */
  109. #define CSOR_NOR_ADM_MASK 0x0003E000
  110. #define CSOR_NOR_ADM_SHIFT_SHIFT 13
  111. #define CSOR_NOR_ADM_SHIFT(n) ((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
  112. /* Type of the NOR device hooked */
  113. #define CSOR_NOR_NOR_MODE_AYSNC_NOR 0x00000000
  114. #define CSOR_NOR_NOR_MODE_AVD_NOR 0x00000020
  115. /* Time for Read Enable High to Output High Impedance */
  116. #define CSOR_NOR_TRHZ_MASK 0x0000001C
  117. #define CSOR_NOR_TRHZ_SHIFT 2
  118. #define CSOR_NOR_TRHZ_20 0x00000000
  119. #define CSOR_NOR_TRHZ_40 0x00000004
  120. #define CSOR_NOR_TRHZ_60 0x00000008
  121. #define CSOR_NOR_TRHZ_80 0x0000000C
  122. #define CSOR_NOR_TRHZ_100 0x00000010
  123. /* Buffer control disable */
  124. #define CSOR_NOR_BCTLD 0x00000001
  125. /*
  126. * Chip Select Option Register - GPCM Mode
  127. */
  128. /* GPCM Mode - Normal */
  129. #define CSOR_GPCM_GPMODE_NORMAL 0x00000000
  130. /* GPCM Mode - GenericASIC */
  131. #define CSOR_GPCM_GPMODE_ASIC 0x80000000
  132. /* Parity Mode odd/even */
  133. #define CSOR_GPCM_PARITY_EVEN 0x40000000
  134. /* Parity Checking enable/disable */
  135. #define CSOR_GPCM_PAR_EN 0x20000000
  136. /* GPCM Timeout Count */
  137. #define CSOR_GPCM_GPTO_MASK 0x0F000000
  138. #define CSOR_GPCM_GPTO_SHIFT 24
  139. #define CSOR_GPCM_GPTO(n) ((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
  140. /* GPCM External Access Termination mode for read access */
  141. #define CSOR_GPCM_RGETA_EXT 0x00080000
  142. /* GPCM External Access Termination mode for write access */
  143. #define CSOR_GPCM_WGETA_EXT 0x00040000
  144. /* Address Data Multiplexing Shift */
  145. #define CSOR_GPCM_ADM_MASK 0x0003E000
  146. #define CSOR_GPCM_ADM_SHIFT_SHIFT 13
  147. #define CSOR_GPCM_ADM_SHIFT(n) ((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
  148. /* Generic ASIC Parity error indication delay */
  149. #define CSOR_GPCM_GAPERRD_MASK 0x00000180
  150. #define CSOR_GPCM_GAPERRD_SHIFT 7
  151. #define CSOR_GPCM_GAPERRD(n) (((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
  152. /* Time for Read Enable High to Output High Impedance */
  153. #define CSOR_GPCM_TRHZ_MASK 0x0000001C
  154. #define CSOR_GPCM_TRHZ_20 0x00000000
  155. #define CSOR_GPCM_TRHZ_40 0x00000004
  156. #define CSOR_GPCM_TRHZ_60 0x00000008
  157. #define CSOR_GPCM_TRHZ_80 0x0000000C
  158. #define CSOR_GPCM_TRHZ_100 0x00000010
  159. /* Buffer control disable */
  160. #define CSOR_GPCM_BCTLD 0x00000001
  161. /*
  162. * Flash Timing Registers (FTIM0 - FTIM2_CSn)
  163. */
  164. /*
  165. * FTIM0 - NAND Flash Mode
  166. */
  167. #define FTIM0_NAND 0x7EFF3F3F
  168. #define FTIM0_NAND_TCCST_SHIFT 25
  169. #define FTIM0_NAND_TCCST(n) ((n) << FTIM0_NAND_TCCST_SHIFT)
  170. #define FTIM0_NAND_TWP_SHIFT 16
  171. #define FTIM0_NAND_TWP(n) ((n) << FTIM0_NAND_TWP_SHIFT)
  172. #define FTIM0_NAND_TWCHT_SHIFT 8
  173. #define FTIM0_NAND_TWCHT(n) ((n) << FTIM0_NAND_TWCHT_SHIFT)
  174. #define FTIM0_NAND_TWH_SHIFT 0
  175. #define FTIM0_NAND_TWH(n) ((n) << FTIM0_NAND_TWH_SHIFT)
  176. /*
  177. * FTIM1 - NAND Flash Mode
  178. */
  179. #define FTIM1_NAND 0xFFFF3FFF
  180. #define FTIM1_NAND_TADLE_SHIFT 24
  181. #define FTIM1_NAND_TADLE(n) ((n) << FTIM1_NAND_TADLE_SHIFT)
  182. #define FTIM1_NAND_TWBE_SHIFT 16
  183. #define FTIM1_NAND_TWBE(n) ((n) << FTIM1_NAND_TWBE_SHIFT)
  184. #define FTIM1_NAND_TRR_SHIFT 8
  185. #define FTIM1_NAND_TRR(n) ((n) << FTIM1_NAND_TRR_SHIFT)
  186. #define FTIM1_NAND_TRP_SHIFT 0
  187. #define FTIM1_NAND_TRP(n) ((n) << FTIM1_NAND_TRP_SHIFT)
  188. /*
  189. * FTIM2 - NAND Flash Mode
  190. */
  191. #define FTIM2_NAND 0x1FE1F8FF
  192. #define FTIM2_NAND_TRAD_SHIFT 21
  193. #define FTIM2_NAND_TRAD(n) ((n) << FTIM2_NAND_TRAD_SHIFT)
  194. #define FTIM2_NAND_TREH_SHIFT 11
  195. #define FTIM2_NAND_TREH(n) ((n) << FTIM2_NAND_TREH_SHIFT)
  196. #define FTIM2_NAND_TWHRE_SHIFT 0
  197. #define FTIM2_NAND_TWHRE(n) ((n) << FTIM2_NAND_TWHRE_SHIFT)
  198. /*
  199. * FTIM3 - NAND Flash Mode
  200. */
  201. #define FTIM3_NAND 0xFF000000
  202. #define FTIM3_NAND_TWW_SHIFT 24
  203. #define FTIM3_NAND_TWW(n) ((n) << FTIM3_NAND_TWW_SHIFT)
  204. /*
  205. * FTIM0 - NOR Flash Mode
  206. */
  207. #define FTIM0_NOR 0xF03F3F3F
  208. #define FTIM0_NOR_TACSE_SHIFT 28
  209. #define FTIM0_NOR_TACSE(n) ((n) << FTIM0_NOR_TACSE_SHIFT)
  210. #define FTIM0_NOR_TEADC_SHIFT 16
  211. #define FTIM0_NOR_TEADC(n) ((n) << FTIM0_NOR_TEADC_SHIFT)
  212. #define FTIM0_NOR_TAVDS_SHIFT 8
  213. #define FTIM0_NOR_TAVDS(n) ((n) << FTIM0_NOR_TAVDS_SHIFT)
  214. #define FTIM0_NOR_TEAHC_SHIFT 0
  215. #define FTIM0_NOR_TEAHC(n) ((n) << FTIM0_NOR_TEAHC_SHIFT)
  216. /*
  217. * FTIM1 - NOR Flash Mode
  218. */
  219. #define FTIM1_NOR 0xFF003F3F
  220. #define FTIM1_NOR_TACO_SHIFT 24
  221. #define FTIM1_NOR_TACO(n) ((n) << FTIM1_NOR_TACO_SHIFT)
  222. #define FTIM1_NOR_TRAD_NOR_SHIFT 8
  223. #define FTIM1_NOR_TRAD_NOR(n) ((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
  224. #define FTIM1_NOR_TSEQRAD_NOR_SHIFT 0
  225. #define FTIM1_NOR_TSEQRAD_NOR(n) ((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
  226. /*
  227. * FTIM2 - NOR Flash Mode
  228. */
  229. #define FTIM2_NOR 0x0F3CFCFF
  230. #define FTIM2_NOR_TCS_SHIFT 24
  231. #define FTIM2_NOR_TCS(n) ((n) << FTIM2_NOR_TCS_SHIFT)
  232. #define FTIM2_NOR_TCH_SHIFT 18
  233. #define FTIM2_NOR_TCH(n) ((n) << FTIM2_NOR_TCH_SHIFT)
  234. #define FTIM2_NOR_TWPH_SHIFT 10
  235. #define FTIM2_NOR_TWPH(n) ((n) << FTIM2_NOR_TWPH_SHIFT)
  236. #define FTIM2_NOR_TWP_SHIFT 0
  237. #define FTIM2_NOR_TWP(n) ((n) << FTIM2_NOR_TWP_SHIFT)
  238. /*
  239. * FTIM0 - Normal GPCM Mode
  240. */
  241. #define FTIM0_GPCM 0xF03F3F3F
  242. #define FTIM0_GPCM_TACSE_SHIFT 28
  243. #define FTIM0_GPCM_TACSE(n) ((n) << FTIM0_GPCM_TACSE_SHIFT)
  244. #define FTIM0_GPCM_TEADC_SHIFT 16
  245. #define FTIM0_GPCM_TEADC(n) ((n) << FTIM0_GPCM_TEADC_SHIFT)
  246. #define FTIM0_GPCM_TAVDS_SHIFT 8
  247. #define FTIM0_GPCM_TAVDS(n) ((n) << FTIM0_GPCM_TAVDS_SHIFT)
  248. #define FTIM0_GPCM_TEAHC_SHIFT 0
  249. #define FTIM0_GPCM_TEAHC(n) ((n) << FTIM0_GPCM_TEAHC_SHIFT)
  250. /*
  251. * FTIM1 - Normal GPCM Mode
  252. */
  253. #define FTIM1_GPCM 0xFF003F00
  254. #define FTIM1_GPCM_TACO_SHIFT 24
  255. #define FTIM1_GPCM_TACO(n) ((n) << FTIM1_GPCM_TACO_SHIFT)
  256. #define FTIM1_GPCM_TRAD_SHIFT 8
  257. #define FTIM1_GPCM_TRAD(n) ((n) << FTIM1_GPCM_TRAD_SHIFT)
  258. /*
  259. * FTIM2 - Normal GPCM Mode
  260. */
  261. #define FTIM2_GPCM 0x0F3C00FF
  262. #define FTIM2_GPCM_TCS_SHIFT 24
  263. #define FTIM2_GPCM_TCS(n) ((n) << FTIM2_GPCM_TCS_SHIFT)
  264. #define FTIM2_GPCM_TCH_SHIFT 18
  265. #define FTIM2_GPCM_TCH(n) ((n) << FTIM2_GPCM_TCH_SHIFT)
  266. #define FTIM2_GPCM_TWP_SHIFT 0
  267. #define FTIM2_GPCM_TWP(n) ((n) << FTIM2_GPCM_TWP_SHIFT)
  268. /*
  269. * Ready Busy Status Register (RB_STAT)
  270. */
  271. /* CSn is READY */
  272. #define IFC_RB_STAT_READY_CS0 0x80000000
  273. #define IFC_RB_STAT_READY_CS1 0x40000000
  274. #define IFC_RB_STAT_READY_CS2 0x20000000
  275. #define IFC_RB_STAT_READY_CS3 0x10000000
  276. /*
  277. * General Control Register (GCR)
  278. */
  279. #define IFC_GCR_MASK 0x8000F800
  280. /* reset all IFC hardware */
  281. #define IFC_GCR_SOFT_RST_ALL 0x80000000
  282. /* Turnaroud Time of external buffer */
  283. #define IFC_GCR_TBCTL_TRN_TIME 0x0000F800
  284. #define IFC_GCR_TBCTL_TRN_TIME_SHIFT 11
  285. /*
  286. * Common Event and Error Status Register (CM_EVTER_STAT)
  287. */
  288. /* Chip select error */
  289. #define IFC_CM_EVTER_STAT_CSER 0x80000000
  290. /*
  291. * Common Event and Error Enable Register (CM_EVTER_EN)
  292. */
  293. /* Chip select error checking enable */
  294. #define IFC_CM_EVTER_EN_CSEREN 0x80000000
  295. /*
  296. * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
  297. */
  298. /* Chip select error interrupt enable */
  299. #define IFC_CM_EVTER_INTR_EN_CSERIREN 0x80000000
  300. /*
  301. * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
  302. */
  303. /* transaction type of error Read/Write */
  304. #define IFC_CM_ERATTR0_ERTYP_READ 0x80000000
  305. #define IFC_CM_ERATTR0_ERAID 0x0FF00000
  306. #define IFC_CM_ERATTR0_ESRCID 0x0000FF00
  307. /*
  308. * Clock Control Register (CCR)
  309. */
  310. #define IFC_CCR_MASK 0x0F0F8800
  311. /* Clock division ratio */
  312. #define IFC_CCR_CLK_DIV_MASK 0x0F000000
  313. #define IFC_CCR_CLK_DIV_SHIFT 24
  314. #define IFC_CCR_CLK_DIV(n) ((n-1) << IFC_CCR_CLK_DIV_SHIFT)
  315. /* IFC Clock Delay */
  316. #define IFC_CCR_CLK_DLY_MASK 0x000F0000
  317. #define IFC_CCR_CLK_DLY_SHIFT 16
  318. #define IFC_CCR_CLK_DLY(n) ((n) << IFC_CCR_CLK_DLY_SHIFT)
  319. /* Invert IFC clock before sending out */
  320. #define IFC_CCR_INV_CLK_EN 0x00008000
  321. /* Fedback IFC Clock */
  322. #define IFC_CCR_FB_IFC_CLK_SEL 0x00000800
  323. /*
  324. * Clock Status Register (CSR)
  325. */
  326. /* Clk is stable */
  327. #define IFC_CSR_CLK_STAT_STABLE 0x80000000
  328. /*
  329. * IFC_NAND Machine Specific Registers
  330. */
  331. /*
  332. * NAND Configuration Register (NCFGR)
  333. */
  334. /* Auto Boot Mode */
  335. #define IFC_NAND_NCFGR_BOOT 0x80000000
  336. /* Addressing Mode-ROW0+n/COL0 */
  337. #define IFC_NAND_NCFGR_ADDR_MODE_RC0 0x00000000
  338. /* Addressing Mode-ROW0+n/COL0+n */
  339. #define IFC_NAND_NCFGR_ADDR_MODE_RC1 0x00400000
  340. /* Number of loop iterations of FIR sequences for multi page operations */
  341. #define IFC_NAND_NCFGR_NUM_LOOP_MASK 0x0000F000
  342. #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT 12
  343. #define IFC_NAND_NCFGR_NUM_LOOP(n) ((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
  344. /* Number of wait cycles */
  345. #define IFC_NAND_NCFGR_NUM_WAIT_MASK 0x000000FF
  346. #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT 0
  347. /*
  348. * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
  349. */
  350. /* General purpose FCM flash command bytes CMD0-CMD7 */
  351. #define IFC_NAND_FCR0_CMD0 0xFF000000
  352. #define IFC_NAND_FCR0_CMD0_SHIFT 24
  353. #define IFC_NAND_FCR0_CMD1 0x00FF0000
  354. #define IFC_NAND_FCR0_CMD1_SHIFT 16
  355. #define IFC_NAND_FCR0_CMD2 0x0000FF00
  356. #define IFC_NAND_FCR0_CMD2_SHIFT 8
  357. #define IFC_NAND_FCR0_CMD3 0x000000FF
  358. #define IFC_NAND_FCR0_CMD3_SHIFT 0
  359. #define IFC_NAND_FCR1_CMD4 0xFF000000
  360. #define IFC_NAND_FCR1_CMD4_SHIFT 24
  361. #define IFC_NAND_FCR1_CMD5 0x00FF0000
  362. #define IFC_NAND_FCR1_CMD5_SHIFT 16
  363. #define IFC_NAND_FCR1_CMD6 0x0000FF00
  364. #define IFC_NAND_FCR1_CMD6_SHIFT 8
  365. #define IFC_NAND_FCR1_CMD7 0x000000FF
  366. #define IFC_NAND_FCR1_CMD7_SHIFT 0
  367. /*
  368. * Flash ROW and COL Address Register (ROWn, COLn)
  369. */
  370. /* Main/spare region locator */
  371. #define IFC_NAND_COL_MS 0x80000000
  372. /* Column Address */
  373. #define IFC_NAND_COL_CA_MASK 0x00000FFF
  374. /*
  375. * NAND Flash Byte Count Register (NAND_BC)
  376. */
  377. /* Byte Count for read/Write */
  378. #define IFC_NAND_BC 0x000001FF
  379. /*
  380. * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
  381. */
  382. /* NAND Machine specific opcodes OP0-OP14*/
  383. #define IFC_NAND_FIR0_OP0 0xFC000000
  384. #define IFC_NAND_FIR0_OP0_SHIFT 26
  385. #define IFC_NAND_FIR0_OP1 0x03F00000
  386. #define IFC_NAND_FIR0_OP1_SHIFT 20
  387. #define IFC_NAND_FIR0_OP2 0x000FC000
  388. #define IFC_NAND_FIR0_OP2_SHIFT 14
  389. #define IFC_NAND_FIR0_OP3 0x00003F00
  390. #define IFC_NAND_FIR0_OP3_SHIFT 8
  391. #define IFC_NAND_FIR0_OP4 0x000000FC
  392. #define IFC_NAND_FIR0_OP4_SHIFT 2
  393. #define IFC_NAND_FIR1_OP5 0xFC000000
  394. #define IFC_NAND_FIR1_OP5_SHIFT 26
  395. #define IFC_NAND_FIR1_OP6 0x03F00000
  396. #define IFC_NAND_FIR1_OP6_SHIFT 20
  397. #define IFC_NAND_FIR1_OP7 0x000FC000
  398. #define IFC_NAND_FIR1_OP7_SHIFT 14
  399. #define IFC_NAND_FIR1_OP8 0x00003F00
  400. #define IFC_NAND_FIR1_OP8_SHIFT 8
  401. #define IFC_NAND_FIR1_OP9 0x000000FC
  402. #define IFC_NAND_FIR1_OP9_SHIFT 2
  403. #define IFC_NAND_FIR2_OP10 0xFC000000
  404. #define IFC_NAND_FIR2_OP10_SHIFT 26
  405. #define IFC_NAND_FIR2_OP11 0x03F00000
  406. #define IFC_NAND_FIR2_OP11_SHIFT 20
  407. #define IFC_NAND_FIR2_OP12 0x000FC000
  408. #define IFC_NAND_FIR2_OP12_SHIFT 14
  409. #define IFC_NAND_FIR2_OP13 0x00003F00
  410. #define IFC_NAND_FIR2_OP13_SHIFT 8
  411. #define IFC_NAND_FIR2_OP14 0x000000FC
  412. #define IFC_NAND_FIR2_OP14_SHIFT 2
  413. /*
  414. * Instruction opcodes to be programmed
  415. * in FIR registers- 6bits
  416. */
  417. enum ifc_nand_fir_opcodes {
  418. IFC_FIR_OP_NOP,
  419. IFC_FIR_OP_CA0,
  420. IFC_FIR_OP_CA1,
  421. IFC_FIR_OP_CA2,
  422. IFC_FIR_OP_CA3,
  423. IFC_FIR_OP_RA0,
  424. IFC_FIR_OP_RA1,
  425. IFC_FIR_OP_RA2,
  426. IFC_FIR_OP_RA3,
  427. IFC_FIR_OP_CMD0,
  428. IFC_FIR_OP_CMD1,
  429. IFC_FIR_OP_CMD2,
  430. IFC_FIR_OP_CMD3,
  431. IFC_FIR_OP_CMD4,
  432. IFC_FIR_OP_CMD5,
  433. IFC_FIR_OP_CMD6,
  434. IFC_FIR_OP_CMD7,
  435. IFC_FIR_OP_CW0,
  436. IFC_FIR_OP_CW1,
  437. IFC_FIR_OP_CW2,
  438. IFC_FIR_OP_CW3,
  439. IFC_FIR_OP_CW4,
  440. IFC_FIR_OP_CW5,
  441. IFC_FIR_OP_CW6,
  442. IFC_FIR_OP_CW7,
  443. IFC_FIR_OP_WBCD,
  444. IFC_FIR_OP_RBCD,
  445. IFC_FIR_OP_BTRD,
  446. IFC_FIR_OP_RDSTAT,
  447. IFC_FIR_OP_NWAIT,
  448. IFC_FIR_OP_WFR,
  449. IFC_FIR_OP_SBRD,
  450. IFC_FIR_OP_UA,
  451. IFC_FIR_OP_RB,
  452. };
  453. /*
  454. * NAND Chip Select Register (NAND_CSEL)
  455. */
  456. #define IFC_NAND_CSEL 0x0C000000
  457. #define IFC_NAND_CSEL_SHIFT 26
  458. #define IFC_NAND_CSEL_CS0 0x00000000
  459. #define IFC_NAND_CSEL_CS1 0x04000000
  460. #define IFC_NAND_CSEL_CS2 0x08000000
  461. #define IFC_NAND_CSEL_CS3 0x0C000000
  462. /*
  463. * NAND Operation Sequence Start (NANDSEQ_STRT)
  464. */
  465. /* NAND Flash Operation Start */
  466. #define IFC_NAND_SEQ_STRT_FIR_STRT 0x80000000
  467. /* Automatic Erase */
  468. #define IFC_NAND_SEQ_STRT_AUTO_ERS 0x00800000
  469. /* Automatic Program */
  470. #define IFC_NAND_SEQ_STRT_AUTO_PGM 0x00100000
  471. /* Automatic Copyback */
  472. #define IFC_NAND_SEQ_STRT_AUTO_CPB 0x00020000
  473. /* Automatic Read Operation */
  474. #define IFC_NAND_SEQ_STRT_AUTO_RD 0x00004000
  475. /* Automatic Status Read */
  476. #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD 0x00000800
  477. /*
  478. * NAND Event and Error Status Register (NAND_EVTER_STAT)
  479. */
  480. /* Operation Complete */
  481. #define IFC_NAND_EVTER_STAT_OPC 0x80000000
  482. /* Flash Timeout Error */
  483. #define IFC_NAND_EVTER_STAT_FTOER 0x08000000
  484. /* Write Protect Error */
  485. #define IFC_NAND_EVTER_STAT_WPER 0x04000000
  486. /* ECC Error */
  487. #define IFC_NAND_EVTER_STAT_ECCER 0x02000000
  488. /* RCW Load Done */
  489. #define IFC_NAND_EVTER_STAT_RCW_DN 0x00008000
  490. /* Boot Loadr Done */
  491. #define IFC_NAND_EVTER_STAT_BOOT_DN 0x00004000
  492. /* Bad Block Indicator search select */
  493. #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE 0x00000800
  494. /*
  495. * NAND Flash Page Read Completion Event Status Register
  496. * (PGRDCMPL_EVT_STAT)
  497. */
  498. #define PGRDCMPL_EVT_STAT_MASK 0xFFFF0000
  499. /* Small Page 0-15 Done */
  500. #define PGRDCMPL_EVT_STAT_SECTION_SP(n) (1 << (31 - (n)))
  501. /* Large Page(2K) 0-3 Done */
  502. #define PGRDCMPL_EVT_STAT_LP_2K(n) (0xF << (28 - (n)*4))
  503. /* Large Page(4K) 0-1 Done */
  504. #define PGRDCMPL_EVT_STAT_LP_4K(n) (0xFF << (24 - (n)*8))
  505. /*
  506. * NAND Event and Error Enable Register (NAND_EVTER_EN)
  507. */
  508. /* Operation complete event enable */
  509. #define IFC_NAND_EVTER_EN_OPC_EN 0x80000000
  510. /* Page read complete event enable */
  511. #define IFC_NAND_EVTER_EN_PGRDCMPL_EN 0x20000000
  512. /* Flash Timeout error enable */
  513. #define IFC_NAND_EVTER_EN_FTOER_EN 0x08000000
  514. /* Write Protect error enable */
  515. #define IFC_NAND_EVTER_EN_WPER_EN 0x04000000
  516. /* ECC error logging enable */
  517. #define IFC_NAND_EVTER_EN_ECCER_EN 0x02000000
  518. /*
  519. * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
  520. */
  521. /* Enable interrupt for operation complete */
  522. #define IFC_NAND_EVTER_INTR_OPCIR_EN 0x80000000
  523. /* Enable interrupt for Page read complete */
  524. #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN 0x20000000
  525. /* Enable interrupt for Flash timeout error */
  526. #define IFC_NAND_EVTER_INTR_FTOERIR_EN 0x08000000
  527. /* Enable interrupt for Write protect error */
  528. #define IFC_NAND_EVTER_INTR_WPERIR_EN 0x04000000
  529. /* Enable interrupt for ECC error*/
  530. #define IFC_NAND_EVTER_INTR_ECCERIR_EN 0x02000000
  531. /*
  532. * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
  533. */
  534. #define IFC_NAND_ERATTR0_MASK 0x0C080000
  535. /* Error on CS0-3 for NAND */
  536. #define IFC_NAND_ERATTR0_ERCS_CS0 0x00000000
  537. #define IFC_NAND_ERATTR0_ERCS_CS1 0x04000000
  538. #define IFC_NAND_ERATTR0_ERCS_CS2 0x08000000
  539. #define IFC_NAND_ERATTR0_ERCS_CS3 0x0C000000
  540. /* Transaction type of error Read/Write */
  541. #define IFC_NAND_ERATTR0_ERTTYPE_READ 0x00080000
  542. /*
  543. * NAND Flash Status Register (NAND_FSR)
  544. */
  545. /* First byte of data read from read status op */
  546. #define IFC_NAND_NFSR_RS0 0xFF000000
  547. /* Second byte of data read from read status op */
  548. #define IFC_NAND_NFSR_RS1 0x00FF0000
  549. /*
  550. * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
  551. */
  552. /* Number of ECC errors on sector n (n = 0-15) */
  553. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK 0x0F000000
  554. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT 24
  555. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK 0x000F0000
  556. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT 16
  557. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK 0x00000F00
  558. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT 8
  559. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK 0x0000000F
  560. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT 0
  561. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK 0x0F000000
  562. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT 24
  563. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK 0x000F0000
  564. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT 16
  565. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK 0x00000F00
  566. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT 8
  567. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK 0x0000000F
  568. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT 0
  569. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK 0x0F000000
  570. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT 24
  571. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK 0x000F0000
  572. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT 16
  573. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK 0x00000F00
  574. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT 8
  575. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK 0x0000000F
  576. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT 0
  577. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK 0x0F000000
  578. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT 24
  579. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK 0x000F0000
  580. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT 16
  581. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK 0x00000F00
  582. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT 8
  583. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK 0x0000000F
  584. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT 0
  585. /*
  586. * NAND Control Register (NANDCR)
  587. */
  588. #define IFC_NAND_NCR_FTOCNT_MASK 0x1E000000
  589. #define IFC_NAND_NCR_FTOCNT_SHIFT 25
  590. #define IFC_NAND_NCR_FTOCNT(n) ((_ilog2(n) - 8) << IFC_NAND_NCR_FTOCNT_SHIFT)
  591. /*
  592. * NAND_AUTOBOOT_TRGR
  593. */
  594. /* Trigger RCW load */
  595. #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD 0x80000000
  596. /* Trigget Auto Boot */
  597. #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD 0x20000000
  598. /*
  599. * NAND_MDR
  600. */
  601. /* 1st read data byte when opcode SBRD */
  602. #define IFC_NAND_MDR_RDATA0 0xFF000000
  603. /* 2nd read data byte when opcode SBRD */
  604. #define IFC_NAND_MDR_RDATA1 0x00FF0000
  605. /*
  606. * NOR Machine Specific Registers
  607. */
  608. /*
  609. * NOR Event and Error Status Register (NOR_EVTER_STAT)
  610. */
  611. /* NOR Command Sequence Operation Complete */
  612. #define IFC_NOR_EVTER_STAT_OPC_NOR 0x80000000
  613. /* Write Protect Error */
  614. #define IFC_NOR_EVTER_STAT_WPER 0x04000000
  615. /* Command Sequence Timeout Error */
  616. #define IFC_NOR_EVTER_STAT_STOER 0x01000000
  617. /*
  618. * NOR Event and Error Enable Register (NOR_EVTER_EN)
  619. */
  620. /* NOR Command Seq complete event enable */
  621. #define IFC_NOR_EVTER_EN_OPCEN_NOR 0x80000000
  622. /* Write Protect Error Checking Enable */
  623. #define IFC_NOR_EVTER_EN_WPEREN 0x04000000
  624. /* Timeout Error Enable */
  625. #define IFC_NOR_EVTER_EN_STOEREN 0x01000000
  626. /*
  627. * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
  628. */
  629. /* Enable interrupt for OPC complete */
  630. #define IFC_NOR_EVTER_INTR_OPCEN_NOR 0x80000000
  631. /* Enable interrupt for write protect error */
  632. #define IFC_NOR_EVTER_INTR_WPEREN 0x04000000
  633. /* Enable interrupt for timeout error */
  634. #define IFC_NOR_EVTER_INTR_STOEREN 0x01000000
  635. /*
  636. * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
  637. */
  638. /* Source ID for error transaction */
  639. #define IFC_NOR_ERATTR0_ERSRCID 0xFF000000
  640. /* AXI ID for error transation */
  641. #define IFC_NOR_ERATTR0_ERAID 0x000FF000
  642. /* Chip select corresponds to NOR error */
  643. #define IFC_NOR_ERATTR0_ERCS_CS0 0x00000000
  644. #define IFC_NOR_ERATTR0_ERCS_CS1 0x00000010
  645. #define IFC_NOR_ERATTR0_ERCS_CS2 0x00000020
  646. #define IFC_NOR_ERATTR0_ERCS_CS3 0x00000030
  647. /* Type of transaction read/write */
  648. #define IFC_NOR_ERATTR0_ERTYPE_READ 0x00000001
  649. /*
  650. * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
  651. */
  652. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP 0x000F0000
  653. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER 0x00000F00
  654. /*
  655. * NOR Control Register (NORCR)
  656. */
  657. #define IFC_NORCR_MASK 0x0F0F0000
  658. /* No. of Address/Data Phase */
  659. #define IFC_NORCR_NUM_PHASE_MASK 0x0F000000
  660. #define IFC_NORCR_NUM_PHASE_SHIFT 24
  661. #define IFC_NORCR_NUM_PHASE(n) ((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
  662. /* Sequence Timeout Count */
  663. #define IFC_NORCR_STOCNT_MASK 0x000F0000
  664. #define IFC_NORCR_STOCNT_SHIFT 16
  665. #define IFC_NORCR_STOCNT(n) ((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
  666. /*
  667. * GPCM Machine specific registers
  668. */
  669. /*
  670. * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
  671. */
  672. /* Timeout error */
  673. #define IFC_GPCM_EVTER_STAT_TOER 0x04000000
  674. /* Parity error */
  675. #define IFC_GPCM_EVTER_STAT_PER 0x01000000
  676. /*
  677. * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
  678. */
  679. /* Timeout error enable */
  680. #define IFC_GPCM_EVTER_EN_TOER_EN 0x04000000
  681. /* Parity error enable */
  682. #define IFC_GPCM_EVTER_EN_PER_EN 0x01000000
  683. /*
  684. * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
  685. */
  686. /* Enable Interrupt for timeout error */
  687. #define IFC_GPCM_EEIER_TOERIR_EN 0x04000000
  688. /* Enable Interrupt for Parity error */
  689. #define IFC_GPCM_EEIER_PERIR_EN 0x01000000
  690. /*
  691. * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
  692. */
  693. /* Source ID for error transaction */
  694. #define IFC_GPCM_ERATTR0_ERSRCID 0xFF000000
  695. /* AXI ID for error transaction */
  696. #define IFC_GPCM_ERATTR0_ERAID 0x000FF000
  697. /* Chip select corresponds to GPCM error */
  698. #define IFC_GPCM_ERATTR0_ERCS_CS0 0x00000000
  699. #define IFC_GPCM_ERATTR0_ERCS_CS1 0x00000040
  700. #define IFC_GPCM_ERATTR0_ERCS_CS2 0x00000080
  701. #define IFC_GPCM_ERATTR0_ERCS_CS3 0x000000C0
  702. /* Type of transaction read/Write */
  703. #define IFC_GPCM_ERATTR0_ERTYPE_READ 0x00000001
  704. /*
  705. * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
  706. */
  707. /* On which beat of address/data parity error is observed */
  708. #define IFC_GPCM_ERATTR2_PERR_BEAT 0x00000C00
  709. /* Parity Error on byte */
  710. #define IFC_GPCM_ERATTR2_PERR_BYTE 0x000000F0
  711. /* Parity Error reported in addr or data phase */
  712. #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE 0x00000001
  713. /*
  714. * GPCM Status Register (GPCM_STAT)
  715. */
  716. #define IFC_GPCM_STAT_BSY 0x80000000 /* GPCM is busy */
  717. #ifndef __ASSEMBLY__
  718. #include <asm/io.h>
  719. extern void print_ifc_regs(void);
  720. extern void init_early_memctl_regs(void);
  721. #define IFC_BASE_ADDR ((struct fsl_ifc *)CONFIG_SYS_IFC_ADDR)
  722. #define get_ifc_cspr_ext(i) (in_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext))
  723. #define get_ifc_cspr(i) (in_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr))
  724. #define get_ifc_csor_ext(i) (in_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext))
  725. #define get_ifc_csor(i) (in_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor))
  726. #define get_ifc_amask(i) (in_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask))
  727. #define get_ifc_ftim(i, j) (in_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j]))
  728. #define set_ifc_cspr_ext(i, v) (out_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext, v))
  729. #define set_ifc_cspr(i, v) (out_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr, v))
  730. #define set_ifc_csor_ext(i, v) (out_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext, v))
  731. #define set_ifc_csor(i, v) (out_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor, v))
  732. #define set_ifc_amask(i, v) (out_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask, v))
  733. #define set_ifc_ftim(i, j, v) \
  734. (out_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j], v))
  735. enum ifc_chip_sel {
  736. IFC_CS0,
  737. IFC_CS1,
  738. IFC_CS2,
  739. IFC_CS3,
  740. IFC_CS4,
  741. IFC_CS5,
  742. IFC_CS6,
  743. IFC_CS7,
  744. };
  745. enum ifc_ftims {
  746. IFC_FTIM0,
  747. IFC_FTIM1,
  748. IFC_FTIM2,
  749. IFC_FTIM3,
  750. };
  751. /*
  752. * IFC Controller NAND Machine registers
  753. */
  754. struct fsl_ifc_nand {
  755. u32 ncfgr;
  756. u32 res1[0x4];
  757. u32 nand_fcr0;
  758. u32 nand_fcr1;
  759. u32 res2[0x8];
  760. u32 row0;
  761. u32 res3;
  762. u32 col0;
  763. u32 res4;
  764. u32 row1;
  765. u32 res5;
  766. u32 col1;
  767. u32 res6;
  768. u32 row2;
  769. u32 res7;
  770. u32 col2;
  771. u32 res8;
  772. u32 row3;
  773. u32 res9;
  774. u32 col3;
  775. u32 res10[0x24];
  776. u32 nand_fbcr;
  777. u32 res11;
  778. u32 nand_fir0;
  779. u32 nand_fir1;
  780. u32 nand_fir2;
  781. u32 res12[0x10];
  782. u32 nand_csel;
  783. u32 res13;
  784. u32 nandseq_strt;
  785. u32 res14;
  786. u32 nand_evter_stat;
  787. u32 res15;
  788. u32 pgrdcmpl_evt_stat;
  789. u32 res16[0x2];
  790. u32 nand_evter_en;
  791. u32 res17[0x2];
  792. u32 nand_evter_intr_en;
  793. u32 res18[0x2];
  794. u32 nand_erattr0;
  795. u32 nand_erattr1;
  796. u32 res19[0x10];
  797. u32 nand_fsr;
  798. u32 res20;
  799. u32 nand_eccstat[4];
  800. u32 res21[0x20];
  801. u32 nanndcr;
  802. u32 res22[0x2];
  803. u32 nand_autoboot_trgr;
  804. u32 res23;
  805. u32 nand_mdr;
  806. u32 res24[0x5C];
  807. };
  808. /*
  809. * IFC controller NOR Machine registers
  810. */
  811. struct fsl_ifc_nor {
  812. u32 nor_evter_stat;
  813. u32 res1[0x2];
  814. u32 nor_evter_en;
  815. u32 res2[0x2];
  816. u32 nor_evter_intr_en;
  817. u32 res3[0x2];
  818. u32 nor_erattr0;
  819. u32 nor_erattr1;
  820. u32 nor_erattr2;
  821. u32 res4[0x4];
  822. u32 norcr;
  823. u32 res5[0xEF];
  824. };
  825. /*
  826. * IFC controller GPCM Machine registers
  827. */
  828. struct fsl_ifc_gpcm {
  829. u32 gpcm_evter_stat;
  830. u32 res1[0x2];
  831. u32 gpcm_evter_en;
  832. u32 res2[0x2];
  833. u32 gpcm_evter_intr_en;
  834. u32 res3[0x2];
  835. u32 gpcm_erattr0;
  836. u32 gpcm_erattr1;
  837. u32 gpcm_erattr2;
  838. u32 gpcm_stat;
  839. u32 res4[0x1F3];
  840. };
  841. #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT
  842. #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8)
  843. #define IFC_CSPR_REG_LEN 148
  844. #define IFC_AMASK_REG_LEN 144
  845. #define IFC_CSOR_REG_LEN 144
  846. #define IFC_FTIM_REG_LEN 576
  847. #define IFC_CSPR_USED_LEN sizeof(struct fsl_ifc_cspr) * \
  848. CONFIG_SYS_FSL_IFC_BANK_COUNT
  849. #define IFC_AMASK_USED_LEN sizeof(struct fsl_ifc_amask) * \
  850. CONFIG_SYS_FSL_IFC_BANK_COUNT
  851. #define IFC_CSOR_USED_LEN sizeof(struct fsl_ifc_csor) * \
  852. CONFIG_SYS_FSL_IFC_BANK_COUNT
  853. #define IFC_FTIM_USED_LEN sizeof(struct fsl_ifc_ftim) * \
  854. CONFIG_SYS_FSL_IFC_BANK_COUNT
  855. #else
  856. #error IFC BANK count not vaild
  857. #endif
  858. #else
  859. #error IFC BANK count not defined
  860. #endif
  861. struct fsl_ifc_cspr {
  862. u32 cspr_ext;
  863. u32 cspr;
  864. u32 res;
  865. };
  866. struct fsl_ifc_amask {
  867. u32 amask;
  868. u32 res[0x2];
  869. };
  870. struct fsl_ifc_csor {
  871. u32 csor;
  872. u32 csor_ext;
  873. u32 res;
  874. };
  875. struct fsl_ifc_ftim {
  876. u32 ftim[4];
  877. u32 res[0x8];
  878. };
  879. /*
  880. * IFC Controller Registers
  881. */
  882. struct fsl_ifc {
  883. u32 ifc_rev;
  884. u32 res1[0x2];
  885. struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  886. u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN];
  887. struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  888. u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN];
  889. struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  890. u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN];
  891. struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  892. u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN];
  893. u32 rb_stat;
  894. u32 res6[0x2];
  895. u32 ifc_gcr;
  896. u32 res7[0x2];
  897. u32 cm_evter_stat;
  898. u32 res8[0x2];
  899. u32 cm_evter_en;
  900. u32 res9[0x2];
  901. u32 cm_evter_intr_en;
  902. u32 res10[0x2];
  903. u32 cm_erattr0;
  904. u32 cm_erattr1;
  905. u32 res11[0x2];
  906. u32 ifc_ccr;
  907. u32 ifc_csr;
  908. u32 res12[0x2EB];
  909. struct fsl_ifc_nand ifc_nand;
  910. struct fsl_ifc_nor ifc_nor;
  911. struct fsl_ifc_gpcm ifc_gpcm;
  912. };
  913. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  914. #undef CSPR_MSEL_NOR
  915. #define CSPR_MSEL_NOR CSPR_MSEL_GPCM
  916. #endif
  917. #endif /* CONFIG_FSL_IFC */
  918. #endif /* __ASSEMBLY__ */
  919. #endif /* __FSL_IFC_H */