ddr.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. #include "ddr.h"
  10. DECLARE_GLOBAL_DATA_PTR;
  11. void fsl_ddr_board_options(memctl_options_t *popts,
  12. dimm_params_t *pdimm,
  13. unsigned int ctrl_num)
  14. {
  15. u8 dq_mapping_0, dq_mapping_2, dq_mapping_3;
  16. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  17. ulong ddr_freq;
  18. int slot;
  19. if (ctrl_num > 2) {
  20. printf("Not supported controller number %d\n", ctrl_num);
  21. return;
  22. }
  23. for (slot = 0; slot < CONFIG_DIMM_SLOTS_PER_CTLR; slot++) {
  24. if (pdimm[slot].n_ranks)
  25. break;
  26. }
  27. if (slot >= CONFIG_DIMM_SLOTS_PER_CTLR)
  28. return;
  29. /*
  30. * we use identical timing for all slots. If needed, change the code
  31. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  32. */
  33. if (popts->registered_dimm_en)
  34. pbsp = rdimms[ctrl_num];
  35. else
  36. pbsp = udimms[ctrl_num];
  37. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  38. * freqency and n_banks specified in board_specific_parameters table.
  39. */
  40. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  41. while (pbsp->datarate_mhz_high) {
  42. if (pbsp->n_ranks == pdimm[slot].n_ranks &&
  43. (pdimm[slot].rank_density >> 30) >= pbsp->rank_gb) {
  44. if (ddr_freq <= pbsp->datarate_mhz_high) {
  45. popts->clk_adjust = pbsp->clk_adjust;
  46. popts->wrlvl_start = pbsp->wrlvl_start;
  47. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  48. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  49. goto found;
  50. }
  51. pbsp_highest = pbsp;
  52. }
  53. pbsp++;
  54. }
  55. if (pbsp_highest) {
  56. printf("Error: board specific timing not found for data rate %lu MT/s\n"
  57. "Trying to use the highest speed (%u) parameters\n",
  58. ddr_freq, pbsp_highest->datarate_mhz_high);
  59. popts->clk_adjust = pbsp_highest->clk_adjust;
  60. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  61. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  62. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  63. } else {
  64. panic("DIMM is not supported by this board");
  65. }
  66. found:
  67. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  68. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
  69. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  70. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  71. pbsp->wrlvl_ctl_3);
  72. if (ctrl_num == CONFIG_DP_DDR_CTRL) {
  73. /* force DDR bus width to 32 bits */
  74. popts->data_bus_width = 1;
  75. popts->otf_burst_chop_en = 0;
  76. popts->burst_length = DDR_BL8;
  77. popts->bstopre = 0; /* enable auto precharge */
  78. /*
  79. * Layout optimization results byte mapping
  80. * Byte 0 -> Byte ECC
  81. * Byte 1 -> Byte 3
  82. * Byte 2 -> Byte 2
  83. * Byte 3 -> Byte 1
  84. * Byte ECC -> Byte 0
  85. */
  86. dq_mapping_0 = pdimm[slot].dq_mapping[0];
  87. dq_mapping_2 = pdimm[slot].dq_mapping[2];
  88. dq_mapping_3 = pdimm[slot].dq_mapping[3];
  89. pdimm[slot].dq_mapping[0] = pdimm[slot].dq_mapping[8];
  90. pdimm[slot].dq_mapping[1] = pdimm[slot].dq_mapping[9];
  91. pdimm[slot].dq_mapping[2] = pdimm[slot].dq_mapping[6];
  92. pdimm[slot].dq_mapping[3] = pdimm[slot].dq_mapping[7];
  93. pdimm[slot].dq_mapping[6] = dq_mapping_2;
  94. pdimm[slot].dq_mapping[7] = dq_mapping_3;
  95. pdimm[slot].dq_mapping[8] = dq_mapping_0;
  96. pdimm[slot].dq_mapping[9] = 0;
  97. pdimm[slot].dq_mapping[10] = 0;
  98. pdimm[slot].dq_mapping[11] = 0;
  99. pdimm[slot].dq_mapping[12] = 0;
  100. pdimm[slot].dq_mapping[13] = 0;
  101. pdimm[slot].dq_mapping[14] = 0;
  102. pdimm[slot].dq_mapping[15] = 0;
  103. pdimm[slot].dq_mapping[16] = 0;
  104. pdimm[slot].dq_mapping[17] = 0;
  105. }
  106. /* To work at higher than 1333MT/s */
  107. popts->half_strength_driver_enable = 0;
  108. /*
  109. * Write leveling override
  110. */
  111. popts->wrlvl_override = 1;
  112. popts->wrlvl_sample = 0x0; /* 32 clocks */
  113. /*
  114. * Rtt and Rtt_WR override
  115. */
  116. popts->rtt_override = 0;
  117. /* Enable ZQ calibration */
  118. popts->zq_en = 1;
  119. if (ddr_freq < 2350) {
  120. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  121. DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
  122. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
  123. DDR_CDR2_VREF_RANGE_2;
  124. } else {
  125. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  126. DDR_CDR1_ODT(DDR_CDR_ODT_100ohm);
  127. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_100ohm) |
  128. DDR_CDR2_VREF_RANGE_2;
  129. }
  130. }
  131. phys_size_t initdram(int board_type)
  132. {
  133. phys_size_t dram_size;
  134. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  135. return fsl_ddr_sdram_size();
  136. #else
  137. puts("Initializing DDR....using SPD\n");
  138. dram_size = fsl_ddr_sdram();
  139. #endif
  140. return dram_size;
  141. }
  142. void dram_init_banksize(void)
  143. {
  144. #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
  145. phys_size_t dp_ddr_size;
  146. #endif
  147. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  148. if (gd->ram_size > CONFIG_SYS_LS2_DDR_BLOCK1_SIZE) {
  149. gd->bd->bi_dram[0].size = CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
  150. gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
  151. gd->bd->bi_dram[1].size = gd->ram_size -
  152. CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
  153. } else {
  154. gd->bd->bi_dram[0].size = gd->ram_size;
  155. }
  156. #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
  157. /* initialize DP-DDR here */
  158. puts("DP-DDR: ");
  159. /*
  160. * DDR controller use 0 as the base address for binding.
  161. * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
  162. */
  163. dp_ddr_size = fsl_other_ddr_sdram(CONFIG_SYS_DP_DDR_BASE_PHY,
  164. CONFIG_DP_DDR_CTRL,
  165. CONFIG_DP_DDR_NUM_CTRLS,
  166. CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR,
  167. NULL, NULL, NULL);
  168. if (dp_ddr_size) {
  169. gd->bd->bi_dram[2].start = CONFIG_SYS_DP_DDR_BASE;
  170. gd->bd->bi_dram[2].size = dp_ddr_size;
  171. } else {
  172. puts("Not detected");
  173. }
  174. #endif
  175. }