start.S 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * Note: _armboot_end_data and _armboot_end are defined
  71. * by the (board-dependent) linker script.
  72. * _armboot_end_data is the first usable FLASH address after armboot
  73. */
  74. .globl _armboot_end_data
  75. _armboot_end_data:
  76. .word armboot_end_data
  77. .globl _armboot_end
  78. _armboot_end:
  79. .word armboot_end
  80. /*
  81. * _armboot_real_end is the first usable RAM address behind armboot
  82. * and the various stacks
  83. */
  84. .globl _armboot_real_end
  85. _armboot_real_end:
  86. .word 0x0badc0de
  87. #ifdef CONFIG_USE_IRQ
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl IRQ_STACK_START
  90. IRQ_STACK_START:
  91. .word 0x0badc0de
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl FIQ_STACK_START
  94. FIQ_STACK_START:
  95. .word 0x0badc0de
  96. #endif
  97. /*
  98. * the actual reset code
  99. */
  100. reset:
  101. /*
  102. * set the cpu to SVC32 mode
  103. */
  104. mrs r0,cpsr
  105. bic r0,r0,#0x1f
  106. orr r0,r0,#0xd3
  107. msr cpsr,r0
  108. /* turn off the watchdog */
  109. #if defined(CONFIG_S3C2400)
  110. #define pWTCON 0x15300000
  111. /* Interupt-Controller base addresses */
  112. #define INTMSK 0x14400008
  113. /* clock divisor register */
  114. #define CLKDIVN 0x14800014
  115. #elif defined(CONFIG_S3C2410)
  116. #define pWTCON 0x53000000
  117. /* Interupt-Controller base addresses */
  118. #define INTMSK 0x4A000008
  119. #define INTSUBMSK 0x4A00001C
  120. /* clock divisor register */
  121. #define CLKDIVN 0x4C000014
  122. #endif
  123. ldr r0, =pWTCON
  124. mov r1, #0x0
  125. str r1, [r0]
  126. /*
  127. * mask all IRQs by setting all bits in the INTMR - default
  128. */
  129. mov r1, #0xffffffff
  130. ldr r0, =INTMSK
  131. str r1, [r0]
  132. #if defined(CONFIG_S3C2410)
  133. ldr r1, =0x3ff
  134. ldr r0, =INTSUBMSK
  135. str r1, [r0]
  136. #endif
  137. /* FCLK:HCLK:PCLK = 1:2:4 */
  138. /* default FCLK is 120 MHz ! */
  139. ldr r0, =CLKDIVN
  140. mov r1, #3
  141. str r1, [r0]
  142. /*
  143. * we do sys-critical inits only at reboot,
  144. * not when booting from ram!
  145. */
  146. #ifdef CONFIG_INIT_CRITICAL
  147. bl cpu_init_crit
  148. #endif
  149. relocate:
  150. /*
  151. * relocate armboot to RAM
  152. */
  153. adr r0, _start /* r0 <- current position of code */
  154. ldr r2, _armboot_start
  155. ldr r3, _armboot_end
  156. sub r2, r3, r2 /* r2 <- size of armboot */
  157. ldr r1, _TEXT_BASE /* r1 <- destination address */
  158. add r2, r0, r2 /* r2 <- source end address */
  159. /*
  160. * r0 = source address
  161. * r1 = target address
  162. * r2 = source end address
  163. */
  164. copy_loop:
  165. ldmia r0!, {r3-r10}
  166. stmia r1!, {r3-r10}
  167. cmp r0, r2
  168. ble copy_loop
  169. #if 0
  170. /* try doing this stuff after the relocation */
  171. ldr r0, =pWTCON
  172. mov r1, #0x0
  173. str r1, [r0]
  174. /*
  175. * mask all IRQs by setting all bits in the INTMR - default
  176. */
  177. mov r1, #0xffffffff
  178. ldr r0, =INTMR
  179. str r1, [r0]
  180. /* FCLK:HCLK:PCLK = 1:2:4 */
  181. /* default FCLK is 120 MHz ! */
  182. ldr r0, =CLKDIVN
  183. mov r1, #3
  184. str r1, [r0]
  185. /* END stuff after relocation */
  186. #endif
  187. /* set up the stack */
  188. ldr r0, _armboot_end
  189. add r0, r0, #CONFIG_STACKSIZE
  190. sub sp, r0, #12 /* leave 3 words for abort-stack */
  191. ldr pc, _start_armboot
  192. _start_armboot: .word start_armboot
  193. /*
  194. *************************************************************************
  195. *
  196. * CPU_init_critical registers
  197. *
  198. * setup important registers
  199. * setup memory timing
  200. *
  201. *************************************************************************
  202. */
  203. cpu_init_crit:
  204. /*
  205. * flush v4 I/D caches
  206. */
  207. mov r0, #0
  208. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  209. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  210. /*
  211. * disable MMU stuff and caches
  212. */
  213. mrc p15, 0, r0, c1, c0, 0
  214. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  215. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  216. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  217. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  218. mcr p15, 0, r0, c1, c0, 0
  219. /*
  220. * before relocating, we have to setup RAM timing
  221. * because memory timing is board-dependend, you will
  222. * find a memsetup.S in your board directory.
  223. */
  224. mov ip, lr
  225. bl memsetup
  226. mov lr, ip
  227. mov pc, lr
  228. /*
  229. *************************************************************************
  230. *
  231. * Interrupt handling
  232. *
  233. *************************************************************************
  234. */
  235. @
  236. @ IRQ stack frame.
  237. @
  238. #define S_FRAME_SIZE 72
  239. #define S_OLD_R0 68
  240. #define S_PSR 64
  241. #define S_PC 60
  242. #define S_LR 56
  243. #define S_SP 52
  244. #define S_IP 48
  245. #define S_FP 44
  246. #define S_R10 40
  247. #define S_R9 36
  248. #define S_R8 32
  249. #define S_R7 28
  250. #define S_R6 24
  251. #define S_R5 20
  252. #define S_R4 16
  253. #define S_R3 12
  254. #define S_R2 8
  255. #define S_R1 4
  256. #define S_R0 0
  257. #define MODE_SVC 0x13
  258. #define I_BIT 0x80
  259. /*
  260. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  261. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  262. */
  263. .macro bad_save_user_regs
  264. sub sp, sp, #S_FRAME_SIZE
  265. stmia sp, {r0 - r12} @ Calling r0-r12
  266. ldr r2, _armboot_end
  267. add r2, r2, #CONFIG_STACKSIZE
  268. sub r2, r2, #8
  269. ldmia r2, {r2 - r3} @ get pc, cpsr
  270. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  271. add r5, sp, #S_SP
  272. mov r1, lr
  273. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  274. mov r0, sp
  275. .endm
  276. .macro irq_save_user_regs
  277. sub sp, sp, #S_FRAME_SIZE
  278. stmia sp, {r0 - r12} @ Calling r0-r12
  279. add r8, sp, #S_PC
  280. stmdb r8, {sp, lr}^ @ Calling SP, LR
  281. str lr, [r8, #0] @ Save calling PC
  282. mrs r6, spsr
  283. str r6, [r8, #4] @ Save CPSR
  284. str r0, [r8, #8] @ Save OLD_R0
  285. mov r0, sp
  286. .endm
  287. .macro irq_restore_user_regs
  288. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  289. mov r0, r0
  290. ldr lr, [sp, #S_PC] @ Get PC
  291. add sp, sp, #S_FRAME_SIZE
  292. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  293. .endm
  294. .macro get_bad_stack
  295. ldr r13, _armboot_end @ setup our mode stack
  296. add r13, r13, #CONFIG_STACKSIZE @ resides at top of normal stack
  297. sub r13, r13, #8
  298. str lr, [r13] @ save caller lr / spsr
  299. mrs lr, spsr
  300. str lr, [r13, #4]
  301. mov r13, #MODE_SVC @ prepare SVC-Mode
  302. @ msr spsr_c, r13
  303. msr spsr, r13
  304. mov lr, pc
  305. movs pc, lr
  306. .endm
  307. .macro get_irq_stack @ setup IRQ stack
  308. ldr sp, IRQ_STACK_START
  309. .endm
  310. .macro get_fiq_stack @ setup FIQ stack
  311. ldr sp, FIQ_STACK_START
  312. .endm
  313. /*
  314. * exception handlers
  315. */
  316. .align 5
  317. undefined_instruction:
  318. get_bad_stack
  319. bad_save_user_regs
  320. bl do_undefined_instruction
  321. .align 5
  322. software_interrupt:
  323. get_bad_stack
  324. bad_save_user_regs
  325. bl do_software_interrupt
  326. .align 5
  327. prefetch_abort:
  328. get_bad_stack
  329. bad_save_user_regs
  330. bl do_prefetch_abort
  331. .align 5
  332. data_abort:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_data_abort
  336. .align 5
  337. not_used:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_not_used
  341. #ifdef CONFIG_USE_IRQ
  342. .align 5
  343. irq:
  344. get_irq_stack
  345. irq_save_user_regs
  346. bl do_irq
  347. irq_restore_user_regs
  348. .align 5
  349. fiq:
  350. get_fiq_stack
  351. /* someone ought to write a more effiction fiq_save_user_regs */
  352. irq_save_user_regs
  353. bl do_fiq
  354. irq_restore_user_regs
  355. #else
  356. .align 5
  357. irq:
  358. get_bad_stack
  359. bad_save_user_regs
  360. bl do_irq
  361. .align 5
  362. fiq:
  363. get_bad_stack
  364. bad_save_user_regs
  365. bl do_fiq
  366. #endif
  367. .align 5
  368. .globl reset_cpu
  369. reset_cpu:
  370. #ifdef CONFIG_S3C2400
  371. bl disable_interrupts
  372. # ifdef CONFIG_TRAB
  373. bl disable_vfd
  374. # endif
  375. ldr r1, _rWTCON
  376. ldr r2, _rWTCNT
  377. /* Disable watchdog */
  378. mov r3, #0x0000
  379. str r3, [r1]
  380. /* Initialize watchdog timer count register */
  381. mov r3, #0x0001
  382. str r3, [r2]
  383. /* Enable watchdog timer; assert reset at timer timeout */
  384. mov r3, #0x0021
  385. str r3, [r1]
  386. _loop_forever:
  387. b _loop_forever
  388. _rWTCON:
  389. .word 0x15300000
  390. _rWTCNT:
  391. .word 0x15300008
  392. #else /* ! CONFIG_S3C2400 */
  393. mov ip, #0
  394. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  395. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  396. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  397. bic ip, ip, #0x000f @ ............wcam
  398. bic ip, ip, #0x2100 @ ..v....s........
  399. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  400. mov pc, r0
  401. #endif /* CONFIG_S3C2400 */