fti2c010.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * Faraday I2C Controller
  3. *
  4. * (C) Copyright 2010 Faraday Technology
  5. * Dante Su <dantesu@faraday-tech.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. *
  9. * NOTE: This driver should be converted to driver model before June 2017.
  10. * Please see doc/driver-model/i2c-howto.txt for instructions.
  11. */
  12. #include <common.h>
  13. #include <asm/io.h>
  14. #include <i2c.h>
  15. #include "fti2c010.h"
  16. #ifndef CONFIG_SYS_I2C_SPEED
  17. #define CONFIG_SYS_I2C_SPEED 5000
  18. #endif
  19. #ifndef CONFIG_SYS_I2C_SLAVE
  20. #define CONFIG_SYS_I2C_SLAVE 0
  21. #endif
  22. #ifndef CONFIG_FTI2C010_CLOCK
  23. #define CONFIG_FTI2C010_CLOCK clk_get_rate("I2C")
  24. #endif
  25. #ifndef CONFIG_FTI2C010_TIMEOUT
  26. #define CONFIG_FTI2C010_TIMEOUT 10 /* ms */
  27. #endif
  28. /* 7-bit dev address + 1-bit read/write */
  29. #define I2C_RD(dev) ((((dev) << 1) & 0xfe) | 1)
  30. #define I2C_WR(dev) (((dev) << 1) & 0xfe)
  31. struct fti2c010_chip {
  32. struct fti2c010_regs *regs;
  33. };
  34. static struct fti2c010_chip chip_list[] = {
  35. {
  36. .regs = (struct fti2c010_regs *)CONFIG_FTI2C010_BASE,
  37. },
  38. #ifdef CONFIG_FTI2C010_BASE1
  39. {
  40. .regs = (struct fti2c010_regs *)CONFIG_FTI2C010_BASE1,
  41. },
  42. #endif
  43. #ifdef CONFIG_FTI2C010_BASE2
  44. {
  45. .regs = (struct fti2c010_regs *)CONFIG_FTI2C010_BASE2,
  46. },
  47. #endif
  48. #ifdef CONFIG_FTI2C010_BASE3
  49. {
  50. .regs = (struct fti2c010_regs *)CONFIG_FTI2C010_BASE3,
  51. },
  52. #endif
  53. };
  54. static int fti2c010_reset(struct fti2c010_chip *chip)
  55. {
  56. ulong ts;
  57. int ret = -1;
  58. struct fti2c010_regs *regs = chip->regs;
  59. writel(CR_I2CRST, &regs->cr);
  60. for (ts = get_timer(0); get_timer(ts) < CONFIG_FTI2C010_TIMEOUT; ) {
  61. if (!(readl(&regs->cr) & CR_I2CRST)) {
  62. ret = 0;
  63. break;
  64. }
  65. }
  66. if (ret)
  67. printf("fti2c010: reset timeout\n");
  68. return ret;
  69. }
  70. static int fti2c010_wait(struct fti2c010_chip *chip, uint32_t mask)
  71. {
  72. int ret = -1;
  73. uint32_t stat, ts;
  74. struct fti2c010_regs *regs = chip->regs;
  75. for (ts = get_timer(0); get_timer(ts) < CONFIG_FTI2C010_TIMEOUT; ) {
  76. stat = readl(&regs->sr);
  77. if ((stat & mask) == mask) {
  78. ret = 0;
  79. break;
  80. }
  81. }
  82. return ret;
  83. }
  84. static unsigned int set_i2c_bus_speed(struct fti2c010_chip *chip,
  85. unsigned int speed)
  86. {
  87. struct fti2c010_regs *regs = chip->regs;
  88. unsigned int clk = CONFIG_FTI2C010_CLOCK;
  89. unsigned int gsr = 0;
  90. unsigned int tsr = 32;
  91. unsigned int div, rate;
  92. for (div = 0; div < 0x3ffff; ++div) {
  93. /* SCLout = PCLK/(2*(COUNT + 2) + GSR) */
  94. rate = clk / (2 * (div + 2) + gsr);
  95. if (rate <= speed)
  96. break;
  97. }
  98. writel(TGSR_GSR(gsr) | TGSR_TSR(tsr), &regs->tgsr);
  99. writel(CDR_DIV(div), &regs->cdr);
  100. return rate;
  101. }
  102. /*
  103. * Initialization, must be called once on start up, may be called
  104. * repeatedly to change the speed and slave addresses.
  105. */
  106. static void fti2c010_init(struct i2c_adapter *adap, int speed, int slaveaddr)
  107. {
  108. struct fti2c010_chip *chip = chip_list + adap->hwadapnr;
  109. if (adap->init_done)
  110. return;
  111. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  112. /* Call board specific i2c bus reset routine before accessing the
  113. * environment, which might be in a chip on that bus. For details
  114. * about this problem see doc/I2C_Edge_Conditions.
  115. */
  116. i2c_init_board();
  117. #endif
  118. /* master init */
  119. fti2c010_reset(chip);
  120. set_i2c_bus_speed(chip, speed);
  121. /* slave init, don't care */
  122. }
  123. /*
  124. * Probe the given I2C chip address. Returns 0 if a chip responded,
  125. * not 0 on failure.
  126. */
  127. static int fti2c010_probe(struct i2c_adapter *adap, u8 dev)
  128. {
  129. struct fti2c010_chip *chip = chip_list + adap->hwadapnr;
  130. struct fti2c010_regs *regs = chip->regs;
  131. int ret;
  132. /* 1. Select slave device (7bits Address + 1bit R/W) */
  133. writel(I2C_WR(dev), &regs->dr);
  134. writel(CR_ENABLE | CR_TBEN | CR_START, &regs->cr);
  135. ret = fti2c010_wait(chip, SR_DT);
  136. if (ret)
  137. return ret;
  138. /* 2. Select device register */
  139. writel(0, &regs->dr);
  140. writel(CR_ENABLE | CR_TBEN, &regs->cr);
  141. ret = fti2c010_wait(chip, SR_DT);
  142. return ret;
  143. }
  144. static void to_i2c_addr(u8 *buf, uint32_t addr, int alen)
  145. {
  146. int i, shift;
  147. if (!buf || alen <= 0)
  148. return;
  149. /* MSB first */
  150. i = 0;
  151. shift = (alen - 1) * 8;
  152. while (alen-- > 0) {
  153. buf[i] = (u8)(addr >> shift);
  154. shift -= 8;
  155. }
  156. }
  157. static int fti2c010_read(struct i2c_adapter *adap,
  158. u8 dev, uint addr, int alen, uchar *buf, int len)
  159. {
  160. struct fti2c010_chip *chip = chip_list + adap->hwadapnr;
  161. struct fti2c010_regs *regs = chip->regs;
  162. int ret, pos;
  163. uchar paddr[4] = { 0 };
  164. to_i2c_addr(paddr, addr, alen);
  165. /*
  166. * Phase A. Set register address
  167. */
  168. /* A.1 Select slave device (7bits Address + 1bit R/W) */
  169. writel(I2C_WR(dev), &regs->dr);
  170. writel(CR_ENABLE | CR_TBEN | CR_START, &regs->cr);
  171. ret = fti2c010_wait(chip, SR_DT);
  172. if (ret)
  173. return ret;
  174. /* A.2 Select device register */
  175. for (pos = 0; pos < alen; ++pos) {
  176. uint32_t ctrl = CR_ENABLE | CR_TBEN;
  177. writel(paddr[pos], &regs->dr);
  178. writel(ctrl, &regs->cr);
  179. ret = fti2c010_wait(chip, SR_DT);
  180. if (ret)
  181. return ret;
  182. }
  183. /*
  184. * Phase B. Get register data
  185. */
  186. /* B.1 Select slave device (7bits Address + 1bit R/W) */
  187. writel(I2C_RD(dev), &regs->dr);
  188. writel(CR_ENABLE | CR_TBEN | CR_START, &regs->cr);
  189. ret = fti2c010_wait(chip, SR_DT);
  190. if (ret)
  191. return ret;
  192. /* B.2 Get register data */
  193. for (pos = 0; pos < len; ++pos) {
  194. uint32_t ctrl = CR_ENABLE | CR_TBEN;
  195. uint32_t stat = SR_DR;
  196. if (pos == len - 1) {
  197. ctrl |= CR_NAK | CR_STOP;
  198. stat |= SR_ACK;
  199. }
  200. writel(ctrl, &regs->cr);
  201. ret = fti2c010_wait(chip, stat);
  202. if (ret)
  203. break;
  204. buf[pos] = (uchar)(readl(&regs->dr) & 0xFF);
  205. }
  206. return ret;
  207. }
  208. static int fti2c010_write(struct i2c_adapter *adap,
  209. u8 dev, uint addr, int alen, u8 *buf, int len)
  210. {
  211. struct fti2c010_chip *chip = chip_list + adap->hwadapnr;
  212. struct fti2c010_regs *regs = chip->regs;
  213. int ret, pos;
  214. uchar paddr[4] = { 0 };
  215. to_i2c_addr(paddr, addr, alen);
  216. /*
  217. * Phase A. Set register address
  218. *
  219. * A.1 Select slave device (7bits Address + 1bit R/W)
  220. */
  221. writel(I2C_WR(dev), &regs->dr);
  222. writel(CR_ENABLE | CR_TBEN | CR_START, &regs->cr);
  223. ret = fti2c010_wait(chip, SR_DT);
  224. if (ret)
  225. return ret;
  226. /* A.2 Select device register */
  227. for (pos = 0; pos < alen; ++pos) {
  228. uint32_t ctrl = CR_ENABLE | CR_TBEN;
  229. writel(paddr[pos], &regs->dr);
  230. writel(ctrl, &regs->cr);
  231. ret = fti2c010_wait(chip, SR_DT);
  232. if (ret)
  233. return ret;
  234. }
  235. /*
  236. * Phase B. Set register data
  237. */
  238. for (pos = 0; pos < len; ++pos) {
  239. uint32_t ctrl = CR_ENABLE | CR_TBEN;
  240. if (pos == len - 1)
  241. ctrl |= CR_STOP;
  242. writel(buf[pos], &regs->dr);
  243. writel(ctrl, &regs->cr);
  244. ret = fti2c010_wait(chip, SR_DT);
  245. if (ret)
  246. break;
  247. }
  248. return ret;
  249. }
  250. static unsigned int fti2c010_set_bus_speed(struct i2c_adapter *adap,
  251. unsigned int speed)
  252. {
  253. struct fti2c010_chip *chip = chip_list + adap->hwadapnr;
  254. int ret;
  255. fti2c010_reset(chip);
  256. ret = set_i2c_bus_speed(chip, speed);
  257. return ret;
  258. }
  259. /*
  260. * Register i2c adapters
  261. */
  262. U_BOOT_I2C_ADAP_COMPLETE(i2c_0, fti2c010_init, fti2c010_probe, fti2c010_read,
  263. fti2c010_write, fti2c010_set_bus_speed,
  264. CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
  265. 0)
  266. #ifdef CONFIG_FTI2C010_BASE1
  267. U_BOOT_I2C_ADAP_COMPLETE(i2c_1, fti2c010_init, fti2c010_probe, fti2c010_read,
  268. fti2c010_write, fti2c010_set_bus_speed,
  269. CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
  270. 1)
  271. #endif
  272. #ifdef CONFIG_FTI2C010_BASE2
  273. U_BOOT_I2C_ADAP_COMPLETE(i2c_2, fti2c010_init, fti2c010_probe, fti2c010_read,
  274. fti2c010_write, fti2c010_set_bus_speed,
  275. CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
  276. 2)
  277. #endif
  278. #ifdef CONFIG_FTI2C010_BASE3
  279. U_BOOT_I2C_ADAP_COMPLETE(i2c_3, fti2c010_init, fti2c010_probe, fti2c010_read,
  280. fti2c010_write, fti2c010_set_bus_speed,
  281. CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
  282. 3)
  283. #endif