clk_rk3288.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <errno.h>
  11. #include <mapmem.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/cru_rk3288.h>
  16. #include <asm/arch/grf_rk3288.h>
  17. #include <asm/arch/hardware.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include <dm/device-internal.h>
  20. #include <dm/lists.h>
  21. #include <dm/uclass-internal.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. struct rk3288_clk_plat {
  24. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  25. struct dtd_rockchip_rk3288_cru dtd;
  26. #endif
  27. };
  28. struct rk3288_clk_priv {
  29. struct rk3288_grf *grf;
  30. struct rk3288_cru *cru;
  31. ulong rate;
  32. };
  33. struct pll_div {
  34. u32 nr;
  35. u32 nf;
  36. u32 no;
  37. };
  38. enum {
  39. VCO_MAX_HZ = 2200U * 1000000,
  40. VCO_MIN_HZ = 440 * 1000000,
  41. OUTPUT_MAX_HZ = 2200U * 1000000,
  42. OUTPUT_MIN_HZ = 27500000,
  43. FREF_MAX_HZ = 2200U * 1000000,
  44. FREF_MIN_HZ = 269 * 1000,
  45. };
  46. enum {
  47. /* PLL CON0 */
  48. PLL_OD_MASK = 0x0f,
  49. /* PLL CON1 */
  50. PLL_NF_MASK = 0x1fff,
  51. /* PLL CON2 */
  52. PLL_BWADJ_MASK = 0x0fff,
  53. /* PLL CON3 */
  54. PLL_RESET_SHIFT = 5,
  55. /* CLKSEL0 */
  56. CORE_SEL_PLL_MASK = 1,
  57. CORE_SEL_PLL_SHIFT = 15,
  58. A17_DIV_MASK = 0x1f,
  59. A17_DIV_SHIFT = 8,
  60. MP_DIV_MASK = 0xf,
  61. MP_DIV_SHIFT = 4,
  62. M0_DIV_MASK = 0xf,
  63. M0_DIV_SHIFT = 0,
  64. /* CLKSEL1: pd bus clk pll sel: codec or general */
  65. PD_BUS_SEL_PLL_MASK = 15,
  66. PD_BUS_SEL_CPLL = 0,
  67. PD_BUS_SEL_GPLL,
  68. /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
  69. PD_BUS_PCLK_DIV_SHIFT = 12,
  70. PD_BUS_PCLK_DIV_MASK = 7,
  71. /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  72. PD_BUS_HCLK_DIV_SHIFT = 8,
  73. PD_BUS_HCLK_DIV_MASK = 3,
  74. /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
  75. PD_BUS_ACLK_DIV0_SHIFT = 3,
  76. PD_BUS_ACLK_DIV0_MASK = 0x1f,
  77. PD_BUS_ACLK_DIV1_SHIFT = 0,
  78. PD_BUS_ACLK_DIV1_MASK = 0x7,
  79. /*
  80. * CLKSEL10
  81. * peripheral bus pclk div:
  82. * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
  83. */
  84. PERI_SEL_PLL_MASK = 1,
  85. PERI_SEL_PLL_SHIFT = 15,
  86. PERI_SEL_CPLL = 0,
  87. PERI_SEL_GPLL,
  88. PERI_PCLK_DIV_SHIFT = 12,
  89. PERI_PCLK_DIV_MASK = 3,
  90. /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  91. PERI_HCLK_DIV_SHIFT = 8,
  92. PERI_HCLK_DIV_MASK = 3,
  93. /*
  94. * peripheral bus aclk div:
  95. * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
  96. */
  97. PERI_ACLK_DIV_SHIFT = 0,
  98. PERI_ACLK_DIV_MASK = 0x1f,
  99. SOCSTS_DPLL_LOCK = 1 << 5,
  100. SOCSTS_APLL_LOCK = 1 << 6,
  101. SOCSTS_CPLL_LOCK = 1 << 7,
  102. SOCSTS_GPLL_LOCK = 1 << 8,
  103. SOCSTS_NPLL_LOCK = 1 << 9,
  104. };
  105. #define RATE_TO_DIV(input_rate, output_rate) \
  106. ((input_rate) / (output_rate) - 1);
  107. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  108. #define PLL_DIVISORS(hz, _nr, _no) {\
  109. .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
  110. _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
  111. (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
  112. "divisors on line " __stringify(__LINE__));
  113. /* Keep divisors as low as possible to reduce jitter and power usage */
  114. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
  115. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
  116. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
  117. void *rockchip_get_cru(void)
  118. {
  119. struct rk3288_clk_priv *priv;
  120. struct udevice *dev;
  121. int ret;
  122. ret = rockchip_get_clk(&dev);
  123. if (ret)
  124. return ERR_PTR(ret);
  125. priv = dev_get_priv(dev);
  126. return priv->cru;
  127. }
  128. static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
  129. const struct pll_div *div)
  130. {
  131. int pll_id = rk_pll_id(clk_id);
  132. struct rk3288_pll *pll = &cru->pll[pll_id];
  133. /* All PLLs have same VCO and output frequency range restrictions. */
  134. uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
  135. uint output_hz = vco_hz / div->no;
  136. debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
  137. (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
  138. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  139. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
  140. (div->no == 1 || !(div->no % 2)));
  141. /* enter reset */
  142. rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  143. rk_clrsetreg(&pll->con0,
  144. CLKR_MASK << CLKR_SHIFT | PLL_OD_MASK,
  145. ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
  146. rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
  147. rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
  148. udelay(10);
  149. /* return from reset */
  150. rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  151. return 0;
  152. }
  153. static inline unsigned int log2(unsigned int value)
  154. {
  155. return fls(value) - 1;
  156. }
  157. static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
  158. unsigned int hz)
  159. {
  160. static const struct pll_div dpll_cfg[] = {
  161. {.nf = 25, .nr = 2, .no = 1},
  162. {.nf = 400, .nr = 9, .no = 2},
  163. {.nf = 500, .nr = 9, .no = 2},
  164. {.nf = 100, .nr = 3, .no = 1},
  165. };
  166. int cfg;
  167. switch (hz) {
  168. case 300000000:
  169. cfg = 0;
  170. break;
  171. case 533000000: /* actually 533.3P MHz */
  172. cfg = 1;
  173. break;
  174. case 666000000: /* actually 666.6P MHz */
  175. cfg = 2;
  176. break;
  177. case 800000000:
  178. cfg = 3;
  179. break;
  180. default:
  181. debug("Unsupported SDRAM frequency");
  182. return -EINVAL;
  183. }
  184. /* pll enter slow-mode */
  185. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  186. DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
  187. rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
  188. /* wait for pll lock */
  189. while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
  190. udelay(1);
  191. /* PLL enter normal-mode */
  192. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  193. DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
  194. return 0;
  195. }
  196. #ifndef CONFIG_SPL_BUILD
  197. #define VCO_MAX_KHZ 2200000
  198. #define VCO_MIN_KHZ 440000
  199. #define FREF_MAX_KHZ 2200000
  200. #define FREF_MIN_KHZ 269
  201. static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
  202. {
  203. uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
  204. uint fref_khz;
  205. uint diff_khz, best_diff_khz;
  206. const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
  207. uint vco_khz;
  208. uint no = 1;
  209. uint freq_khz = freq_hz / 1000;
  210. if (!freq_hz) {
  211. printf("%s: the frequency can not be 0 Hz\n", __func__);
  212. return -EINVAL;
  213. }
  214. no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  215. if (ext_div) {
  216. *ext_div = DIV_ROUND_UP(no, max_no);
  217. no = DIV_ROUND_UP(no, *ext_div);
  218. }
  219. /* only even divisors (and 1) are supported */
  220. if (no > 1)
  221. no = DIV_ROUND_UP(no, 2) * 2;
  222. vco_khz = freq_khz * no;
  223. if (ext_div)
  224. vco_khz *= *ext_div;
  225. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
  226. printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
  227. __func__, freq_hz);
  228. return -1;
  229. }
  230. div->no = no;
  231. best_diff_khz = vco_khz;
  232. for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
  233. fref_khz = ref_khz / nr;
  234. if (fref_khz < FREF_MIN_KHZ)
  235. break;
  236. if (fref_khz > FREF_MAX_KHZ)
  237. continue;
  238. nf = vco_khz / fref_khz;
  239. if (nf >= max_nf)
  240. continue;
  241. diff_khz = vco_khz - nf * fref_khz;
  242. if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
  243. nf++;
  244. diff_khz = fref_khz - diff_khz;
  245. }
  246. if (diff_khz >= best_diff_khz)
  247. continue;
  248. best_diff_khz = diff_khz;
  249. div->nr = nr;
  250. div->nf = nf;
  251. }
  252. if (best_diff_khz > 4 * 1000) {
  253. printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
  254. __func__, freq_hz, best_diff_khz * 1000);
  255. return -EINVAL;
  256. }
  257. return 0;
  258. }
  259. static int rockchip_mac_set_clk(struct rk3288_cru *cru,
  260. int periph, uint freq)
  261. {
  262. /* Assuming mac_clk is fed by an external clock */
  263. rk_clrsetreg(&cru->cru_clksel_con[21],
  264. RMII_EXTCLK_MASK << RMII_EXTCLK_SHIFT,
  265. RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
  266. return 0;
  267. }
  268. static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
  269. int periph, unsigned int rate_hz)
  270. {
  271. struct pll_div npll_config = {0};
  272. u32 lcdc_div;
  273. int ret;
  274. ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
  275. if (ret)
  276. return ret;
  277. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  278. NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
  279. rkclk_set_pll(cru, CLK_NEW, &npll_config);
  280. /* waiting for pll lock */
  281. while (1) {
  282. if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
  283. break;
  284. udelay(1);
  285. }
  286. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  287. NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
  288. /* vop dclk source clk: npll,dclk_div: 1 */
  289. switch (periph) {
  290. case DCLK_VOP0:
  291. rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
  292. (lcdc_div - 1) << 8 | 2 << 0);
  293. break;
  294. case DCLK_VOP1:
  295. rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
  296. (lcdc_div - 1) << 8 | 2 << 6);
  297. break;
  298. }
  299. return 0;
  300. }
  301. #endif
  302. #ifdef CONFIG_SPL_BUILD
  303. static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
  304. {
  305. u32 aclk_div;
  306. u32 hclk_div;
  307. u32 pclk_div;
  308. /* pll enter slow-mode */
  309. rk_clrsetreg(&cru->cru_mode_con,
  310. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  311. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  312. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  313. CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
  314. /* init pll */
  315. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  316. rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
  317. /* waiting for pll lock */
  318. while ((readl(&grf->soc_status[1]) &
  319. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
  320. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
  321. udelay(1);
  322. /*
  323. * pd_bus clock pll source selection and
  324. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  325. */
  326. aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
  327. assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  328. hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
  329. assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
  330. PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
  331. pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
  332. assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
  333. PD_BUS_ACLK_HZ && pclk_div < 0x7);
  334. rk_clrsetreg(&cru->cru_clksel_con[1],
  335. PD_BUS_PCLK_DIV_MASK << PD_BUS_PCLK_DIV_SHIFT |
  336. PD_BUS_HCLK_DIV_MASK << PD_BUS_HCLK_DIV_SHIFT |
  337. PD_BUS_ACLK_DIV0_MASK << PD_BUS_ACLK_DIV0_SHIFT |
  338. PD_BUS_ACLK_DIV1_MASK << PD_BUS_ACLK_DIV1_SHIFT,
  339. pclk_div << PD_BUS_PCLK_DIV_SHIFT |
  340. hclk_div << PD_BUS_HCLK_DIV_SHIFT |
  341. aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
  342. 0 << 0);
  343. /*
  344. * peri clock pll source selection and
  345. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  346. */
  347. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  348. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  349. hclk_div = log2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  350. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  351. PERI_ACLK_HZ && (hclk_div < 0x4));
  352. pclk_div = log2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  353. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  354. PERI_ACLK_HZ && (pclk_div < 0x4));
  355. rk_clrsetreg(&cru->cru_clksel_con[10],
  356. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  357. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  358. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  359. PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
  360. pclk_div << PERI_PCLK_DIV_SHIFT |
  361. hclk_div << PERI_HCLK_DIV_SHIFT |
  362. aclk_div << PERI_ACLK_DIV_SHIFT);
  363. /* PLL enter normal-mode */
  364. rk_clrsetreg(&cru->cru_mode_con,
  365. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  366. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  367. GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
  368. CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
  369. }
  370. #endif
  371. void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
  372. {
  373. /* pll enter slow-mode */
  374. rk_clrsetreg(&cru->cru_mode_con,
  375. APLL_MODE_MASK << APLL_MODE_SHIFT,
  376. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  377. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  378. /* waiting for pll lock */
  379. while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
  380. udelay(1);
  381. /*
  382. * core clock pll source selection and
  383. * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
  384. * core clock select apll, apll clk = 1800MHz
  385. * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
  386. */
  387. rk_clrsetreg(&cru->cru_clksel_con[0],
  388. CORE_SEL_PLL_MASK << CORE_SEL_PLL_SHIFT |
  389. A17_DIV_MASK << A17_DIV_SHIFT |
  390. MP_DIV_MASK << MP_DIV_SHIFT |
  391. M0_DIV_MASK << M0_DIV_SHIFT,
  392. 0 << A17_DIV_SHIFT |
  393. 3 << MP_DIV_SHIFT |
  394. 1 << M0_DIV_SHIFT);
  395. /*
  396. * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
  397. * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
  398. */
  399. rk_clrsetreg(&cru->cru_clksel_con[37],
  400. CLK_L2RAM_DIV_MASK << CLK_L2RAM_DIV_SHIFT |
  401. ATCLK_CORE_DIV_CON_MASK << ATCLK_CORE_DIV_CON_SHIFT |
  402. PCLK_CORE_DBG_DIV_MASK >> PCLK_CORE_DBG_DIV_SHIFT,
  403. 1 << CLK_L2RAM_DIV_SHIFT |
  404. 3 << ATCLK_CORE_DIV_CON_SHIFT |
  405. 3 << PCLK_CORE_DBG_DIV_SHIFT);
  406. /* PLL enter normal-mode */
  407. rk_clrsetreg(&cru->cru_mode_con,
  408. APLL_MODE_MASK << APLL_MODE_SHIFT,
  409. APLL_MODE_NORMAL << APLL_MODE_SHIFT);
  410. }
  411. /* Get pll rate by id */
  412. static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
  413. enum rk_clk_id clk_id)
  414. {
  415. uint32_t nr, no, nf;
  416. uint32_t con;
  417. int pll_id = rk_pll_id(clk_id);
  418. struct rk3288_pll *pll = &cru->pll[pll_id];
  419. static u8 clk_shift[CLK_COUNT] = {
  420. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
  421. GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
  422. };
  423. uint shift;
  424. con = readl(&cru->cru_mode_con);
  425. shift = clk_shift[clk_id];
  426. switch ((con >> shift) & APLL_MODE_MASK) {
  427. case APLL_MODE_SLOW:
  428. return OSC_HZ;
  429. case APLL_MODE_NORMAL:
  430. /* normal mode */
  431. con = readl(&pll->con0);
  432. no = ((con >> CLKOD_SHIFT) & CLKOD_MASK) + 1;
  433. nr = ((con >> CLKR_SHIFT) & CLKR_MASK) + 1;
  434. con = readl(&pll->con1);
  435. nf = ((con >> CLKF_SHIFT) & CLKF_MASK) + 1;
  436. return (24 * nf / (nr * no)) * 1000000;
  437. case APLL_MODE_DEEP:
  438. default:
  439. return 32768;
  440. }
  441. }
  442. static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  443. int periph)
  444. {
  445. uint src_rate;
  446. uint div, mux;
  447. u32 con;
  448. switch (periph) {
  449. case HCLK_EMMC:
  450. con = readl(&cru->cru_clksel_con[12]);
  451. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  452. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  453. break;
  454. case HCLK_SDMMC:
  455. con = readl(&cru->cru_clksel_con[11]);
  456. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  457. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  458. break;
  459. case HCLK_SDIO0:
  460. con = readl(&cru->cru_clksel_con[12]);
  461. mux = (con >> SDIO0_PLL_SHIFT) & SDIO0_PLL_MASK;
  462. div = (con >> SDIO0_DIV_SHIFT) & SDIO0_DIV_MASK;
  463. break;
  464. default:
  465. return -EINVAL;
  466. }
  467. src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
  468. return DIV_TO_RATE(src_rate, div);
  469. }
  470. static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  471. int periph, uint freq)
  472. {
  473. int src_clk_div;
  474. int mux;
  475. debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
  476. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  477. if (src_clk_div > 0x3f) {
  478. src_clk_div = RATE_TO_DIV(OSC_HZ, freq);
  479. mux = EMMC_PLL_SELECT_24MHZ;
  480. assert((int)EMMC_PLL_SELECT_24MHZ ==
  481. (int)MMC0_PLL_SELECT_24MHZ);
  482. } else {
  483. mux = EMMC_PLL_SELECT_GENERAL;
  484. assert((int)EMMC_PLL_SELECT_GENERAL ==
  485. (int)MMC0_PLL_SELECT_GENERAL);
  486. }
  487. switch (periph) {
  488. case HCLK_EMMC:
  489. rk_clrsetreg(&cru->cru_clksel_con[12],
  490. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  491. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  492. mux << EMMC_PLL_SHIFT |
  493. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  494. break;
  495. case HCLK_SDMMC:
  496. rk_clrsetreg(&cru->cru_clksel_con[11],
  497. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  498. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  499. mux << MMC0_PLL_SHIFT |
  500. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  501. break;
  502. case HCLK_SDIO0:
  503. rk_clrsetreg(&cru->cru_clksel_con[12],
  504. SDIO0_PLL_MASK << SDIO0_PLL_SHIFT |
  505. SDIO0_DIV_MASK << SDIO0_DIV_SHIFT,
  506. mux << SDIO0_PLL_SHIFT |
  507. (src_clk_div - 1) << SDIO0_DIV_SHIFT);
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. return rockchip_mmc_get_clk(cru, gclk_rate, periph);
  513. }
  514. static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  515. int periph)
  516. {
  517. uint div, mux;
  518. u32 con;
  519. switch (periph) {
  520. case SCLK_SPI0:
  521. con = readl(&cru->cru_clksel_con[25]);
  522. mux = (con >> SPI0_PLL_SHIFT) & SPI0_PLL_MASK;
  523. div = (con >> SPI0_DIV_SHIFT) & SPI0_DIV_MASK;
  524. break;
  525. case SCLK_SPI1:
  526. con = readl(&cru->cru_clksel_con[25]);
  527. mux = (con >> SPI1_PLL_SHIFT) & SPI1_PLL_MASK;
  528. div = (con >> SPI1_DIV_SHIFT) & SPI1_DIV_MASK;
  529. break;
  530. case SCLK_SPI2:
  531. con = readl(&cru->cru_clksel_con[39]);
  532. mux = (con >> SPI2_PLL_SHIFT) & SPI2_PLL_MASK;
  533. div = (con >> SPI2_DIV_SHIFT) & SPI2_DIV_MASK;
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. assert(mux == SPI0_PLL_SELECT_GENERAL);
  539. return DIV_TO_RATE(gclk_rate, div);
  540. }
  541. static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  542. int periph, uint freq)
  543. {
  544. int src_clk_div;
  545. debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
  546. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  547. switch (periph) {
  548. case SCLK_SPI0:
  549. rk_clrsetreg(&cru->cru_clksel_con[25],
  550. SPI0_PLL_MASK << SPI0_PLL_SHIFT |
  551. SPI0_DIV_MASK << SPI0_DIV_SHIFT,
  552. SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
  553. src_clk_div << SPI0_DIV_SHIFT);
  554. break;
  555. case SCLK_SPI1:
  556. rk_clrsetreg(&cru->cru_clksel_con[25],
  557. SPI1_PLL_MASK << SPI1_PLL_SHIFT |
  558. SPI1_DIV_MASK << SPI1_DIV_SHIFT,
  559. SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
  560. src_clk_div << SPI1_DIV_SHIFT);
  561. break;
  562. case SCLK_SPI2:
  563. rk_clrsetreg(&cru->cru_clksel_con[39],
  564. SPI2_PLL_MASK << SPI2_PLL_SHIFT |
  565. SPI2_DIV_MASK << SPI2_DIV_SHIFT,
  566. SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
  567. src_clk_div << SPI2_DIV_SHIFT);
  568. break;
  569. default:
  570. return -EINVAL;
  571. }
  572. return rockchip_spi_get_clk(cru, gclk_rate, periph);
  573. }
  574. static ulong rk3288_clk_get_rate(struct clk *clk)
  575. {
  576. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  577. ulong new_rate, gclk_rate;
  578. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  579. switch (clk->id) {
  580. case 0 ... 63:
  581. new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
  582. break;
  583. case HCLK_EMMC:
  584. case HCLK_SDMMC:
  585. case HCLK_SDIO0:
  586. new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
  587. break;
  588. case SCLK_SPI0:
  589. case SCLK_SPI1:
  590. case SCLK_SPI2:
  591. new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
  592. break;
  593. case PCLK_I2C0:
  594. case PCLK_I2C1:
  595. case PCLK_I2C2:
  596. case PCLK_I2C3:
  597. case PCLK_I2C4:
  598. case PCLK_I2C5:
  599. return gclk_rate;
  600. default:
  601. return -ENOENT;
  602. }
  603. return new_rate;
  604. }
  605. static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
  606. {
  607. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  608. struct rk3288_cru *cru = priv->cru;
  609. ulong new_rate, gclk_rate;
  610. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  611. switch (clk->id) {
  612. case CLK_DDR:
  613. new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
  614. break;
  615. case HCLK_EMMC:
  616. case HCLK_SDMMC:
  617. case HCLK_SDIO0:
  618. new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
  619. break;
  620. case SCLK_SPI0:
  621. case SCLK_SPI1:
  622. case SCLK_SPI2:
  623. new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
  624. break;
  625. #ifndef CONFIG_SPL_BUILD
  626. case SCLK_MAC:
  627. new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
  628. break;
  629. case DCLK_VOP0:
  630. case DCLK_VOP1:
  631. new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
  632. break;
  633. case SCLK_EDP_24M:
  634. /* clk_edp_24M source: 24M */
  635. rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
  636. /* rst edp */
  637. rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
  638. udelay(1);
  639. rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
  640. new_rate = rate;
  641. break;
  642. case ACLK_VOP0:
  643. case ACLK_VOP1: {
  644. u32 div;
  645. /* vop aclk source clk: cpll */
  646. div = CPLL_HZ / rate;
  647. assert((div - 1 < 64) && (div * rate == CPLL_HZ));
  648. switch (clk->id) {
  649. case ACLK_VOP0:
  650. rk_clrsetreg(&cru->cru_clksel_con[31],
  651. 3 << 6 | 0x1f << 0,
  652. 0 << 6 | (div - 1) << 0);
  653. break;
  654. case ACLK_VOP1:
  655. rk_clrsetreg(&cru->cru_clksel_con[31],
  656. 3 << 14 | 0x1f << 8,
  657. 0 << 14 | (div - 1) << 8);
  658. break;
  659. }
  660. new_rate = rate;
  661. break;
  662. }
  663. case PCLK_HDMI_CTRL:
  664. /* enable pclk hdmi ctrl */
  665. rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
  666. /* software reset hdmi */
  667. rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
  668. udelay(1);
  669. rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
  670. new_rate = rate;
  671. break;
  672. #endif
  673. default:
  674. return -ENOENT;
  675. }
  676. return new_rate;
  677. }
  678. static struct clk_ops rk3288_clk_ops = {
  679. .get_rate = rk3288_clk_get_rate,
  680. .set_rate = rk3288_clk_set_rate,
  681. };
  682. static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
  683. {
  684. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  685. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  686. priv->cru = (struct rk3288_cru *)dev_get_addr(dev);
  687. #endif
  688. return 0;
  689. }
  690. static int rk3288_clk_probe(struct udevice *dev)
  691. {
  692. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  693. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  694. if (IS_ERR(priv->grf))
  695. return PTR_ERR(priv->grf);
  696. #ifdef CONFIG_SPL_BUILD
  697. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  698. struct rk3288_clk_plat *plat = dev_get_platdata(dev);
  699. priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  700. #endif
  701. rkclk_init(priv->cru, priv->grf);
  702. #endif
  703. return 0;
  704. }
  705. static int rk3288_clk_bind(struct udevice *dev)
  706. {
  707. int ret;
  708. /* The reset driver does not have a device node, so bind it here */
  709. ret = device_bind_driver(gd->dm_root, "rk3288_sysreset", "reset", &dev);
  710. if (ret)
  711. debug("Warning: No RK3288 reset driver: ret=%d\n", ret);
  712. return 0;
  713. }
  714. static const struct udevice_id rk3288_clk_ids[] = {
  715. { .compatible = "rockchip,rk3288-cru" },
  716. { }
  717. };
  718. U_BOOT_DRIVER(rockchip_rk3288_cru) = {
  719. .name = "rockchip_rk3288_cru",
  720. .id = UCLASS_CLK,
  721. .of_match = rk3288_clk_ids,
  722. .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
  723. .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
  724. .ops = &rk3288_clk_ops,
  725. .bind = rk3288_clk_bind,
  726. .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
  727. .probe = rk3288_clk_probe,
  728. };