at91sam9x5_matrix.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * Matrix-centric header file for the AT91SAM9X5 family
  3. *
  4. * Copyright (C) 2012-2013 Atmel Corporation.
  5. *
  6. * Memory Controllers (MATRIX, EBI) - System peripherals registers.
  7. * Based on AT91SAM9X5 & AT91SAM9N12 preliminary datasheet.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __AT91SAM9X5_MATRIX_H__
  12. #define __AT91SAM9X5_MATRIX_H__
  13. #ifndef __ASSEMBLY__
  14. /* AT91SAM9N12 Matrix definition is a subset of AT91SAM9X5. */
  15. struct at91_matrix {
  16. u32 mcfg[16];
  17. u32 scfg[16];
  18. u32 pras[16][2];
  19. u32 mrcr; /* 0x100 Master Remap Control */
  20. u32 filler[5];
  21. #ifdef CONFIG_AT91SAM9X5
  22. u32 filler1[2];
  23. #endif
  24. /* EBI Chip Select Assignment Register
  25. * 0x118: AT91SAM9N12
  26. * 0x120: AT91SAM9X5
  27. */
  28. u32 ebicsa;
  29. u32 filler4[47];
  30. #ifdef CONFIG_AT91SAM9N12
  31. u32 filler5[2];
  32. #endif
  33. u32 wpmr;
  34. u32 wpsr;
  35. };
  36. #endif /* __ASSEMBLY__ */
  37. #define AT91_MATRIX_ULBT_INFINITE (0 << 0)
  38. #define AT91_MATRIX_ULBT_SINGLE (1 << 0)
  39. #define AT91_MATRIX_ULBT_FOUR (2 << 0)
  40. #define AT91_MATRIX_ULBT_EIGHT (3 << 0)
  41. #define AT91_MATRIX_ULBT_SIXTEEN (4 << 0)
  42. #define AT91_MATRIX_ULBT_THIRTYTWO (5 << 0)
  43. #define AT91_MATRIX_ULBT_SIXTYFOUR (6 << 0)
  44. #define AT91_MATRIX_ULBT_128 (7 << 0)
  45. #define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16)
  46. #define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16)
  47. #define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16)
  48. #define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18
  49. #define AT91_MATRIX_M0PR_SHIFT 0
  50. #define AT91_MATRIX_M1PR_SHIFT 4
  51. #define AT91_MATRIX_M2PR_SHIFT 8
  52. #define AT91_MATRIX_M3PR_SHIFT 12
  53. #define AT91_MATRIX_M4PR_SHIFT 16
  54. #define AT91_MATRIX_M5PR_SHIFT 20
  55. #define AT91_MATRIX_M6PR_SHIFT 24
  56. #define AT91_MATRIX_M7PR_SHIFT 28
  57. #define AT91_MATRIX_M8PR_SHIFT 0 /* register B */
  58. #define AT91_MATRIX_M9PR_SHIFT 4 /* register B */
  59. #define AT91_MATRIX_M10PR_SHIFT 8 /* register B */
  60. #define AT91_MATRIX_M11PR_SHIFT 12 /* register B */
  61. #define AT91_MATRIX_RCB0 (1 << 0)
  62. #define AT91_MATRIX_RCB1 (1 << 1)
  63. #define AT91_MATRIX_RCB2 (1 << 2)
  64. #define AT91_MATRIX_RCB3 (1 << 3)
  65. #define AT91_MATRIX_RCB4 (1 << 4)
  66. #define AT91_MATRIX_RCB5 (1 << 5)
  67. #define AT91_MATRIX_RCB6 (1 << 6)
  68. #define AT91_MATRIX_RCB7 (1 << 7)
  69. #define AT91_MATRIX_RCB8 (1 << 8)
  70. #define AT91_MATRIX_RCB9 (1 << 9)
  71. #define AT91_MATRIX_RCB10 (1 << 10)
  72. #define AT91_MATRIX_EBI_CS1A_SMC (0 << 1)
  73. #define AT91_MATRIX_EBI_CS1A_SDRAMC (1 << 1)
  74. #define AT91_MATRIX_EBI_CS3A_SMC (0 << 3)
  75. #define AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA (1 << 3)
  76. #define AT91_MATRIX_EBI_DBPU_ON (0 << 8)
  77. #define AT91_MATRIX_EBI_DBPU_OFF (1 << 8)
  78. #define AT91_MATRIX_EBI_DBPD_ON (0 << 9)
  79. #define AT91_MATRIX_EBI_DBPD_OFF (1 << 9)
  80. #define AT91_MATRIX_EBI_VDDIOMSEL_1_8V (0 << 16)
  81. #define AT91_MATRIX_EBI_VDDIOMSEL_3_3V (1 << 16)
  82. #define AT91_MATRIX_EBI_EBI_IOSR_REDUCED (0 << 17)
  83. #define AT91_MATRIX_EBI_EBI_IOSR_NORMAL (1 << 17)
  84. #define AT91_MATRIX_NFD0_ON_D0 (0 << 24)
  85. #define AT91_MATRIX_NFD0_ON_D16 (1 << 24)
  86. #define AT91_MATRIX_MP_OFF (0 << 25)
  87. #define AT91_MATRIX_MP_ON (1 << 25)
  88. #endif