board.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Keystone : Board initialization
  4. *
  5. * (C) Copyright 2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #include <common.h>
  9. #include "board.h"
  10. #include <spl.h>
  11. #include <exports.h>
  12. #include <fdt_support.h>
  13. #include <asm/arch/ddr3.h>
  14. #include <asm/arch/psc_defs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/ti-common/ti-aemif.h>
  17. #include <asm/ti-common/keystone_net.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #if defined(CONFIG_TI_AEMIF)
  20. static struct aemif_config aemif_configs[] = {
  21. { /* CS0 */
  22. .mode = AEMIF_MODE_NAND,
  23. .wr_setup = 0xf,
  24. .wr_strobe = 0x3f,
  25. .wr_hold = 7,
  26. .rd_setup = 0xf,
  27. .rd_strobe = 0x3f,
  28. .rd_hold = 7,
  29. .turn_around = 3,
  30. .width = AEMIF_WIDTH_8,
  31. },
  32. };
  33. #endif
  34. int dram_init(void)
  35. {
  36. u32 ddr3_size;
  37. ddr3_size = ddr3_init();
  38. gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
  39. CONFIG_MAX_RAM_BANK_SIZE);
  40. #if defined(CONFIG_TI_AEMIF)
  41. if (!board_is_k2g_ice())
  42. aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
  43. #endif
  44. if (!board_is_k2g_ice()) {
  45. if (ddr3_size)
  46. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
  47. else
  48. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
  49. gd->ram_size >> 30);
  50. }
  51. return 0;
  52. }
  53. int board_init(void)
  54. {
  55. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  56. return 0;
  57. }
  58. #ifdef CONFIG_SPL_BUILD
  59. void spl_board_init(void)
  60. {
  61. spl_init_keystone_plls();
  62. preloader_console_init();
  63. }
  64. u32 spl_boot_device(void)
  65. {
  66. #if defined(CONFIG_SPL_SPI_LOAD)
  67. return BOOT_DEVICE_SPI;
  68. #else
  69. puts("Unknown boot device\n");
  70. hang();
  71. #endif
  72. }
  73. #endif
  74. #ifdef CONFIG_OF_BOARD_SETUP
  75. int ft_board_setup(void *blob, bd_t *bd)
  76. {
  77. int lpae;
  78. char *env;
  79. char *endp;
  80. int nbanks;
  81. u64 size[2];
  82. u64 start[2];
  83. u32 ddr3a_size;
  84. env = env_get("mem_lpae");
  85. lpae = env && simple_strtol(env, NULL, 0);
  86. ddr3a_size = 0;
  87. if (lpae) {
  88. ddr3a_size = ddr3_get_size();
  89. if ((ddr3a_size != 8) && (ddr3a_size != 4))
  90. ddr3a_size = 0;
  91. }
  92. nbanks = 1;
  93. start[0] = bd->bi_dram[0].start;
  94. size[0] = bd->bi_dram[0].size;
  95. /* adjust memory start address for LPAE */
  96. if (lpae) {
  97. start[0] -= CONFIG_SYS_SDRAM_BASE;
  98. start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
  99. }
  100. if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
  101. size[1] = ((u64)ddr3a_size - 2) << 30;
  102. start[1] = 0x880000000;
  103. nbanks++;
  104. }
  105. /* reserve memory at start of bank */
  106. env = env_get("mem_reserve_head");
  107. if (env) {
  108. start[0] += ustrtoul(env, &endp, 0);
  109. size[0] -= ustrtoul(env, &endp, 0);
  110. }
  111. env = env_get("mem_reserve");
  112. if (env)
  113. size[0] -= ustrtoul(env, &endp, 0);
  114. fdt_fixup_memory_banks(blob, start, size, nbanks);
  115. return 0;
  116. }
  117. void ft_board_setup_ex(void *blob, bd_t *bd)
  118. {
  119. int lpae;
  120. u64 size;
  121. char *env;
  122. u64 *reserve_start;
  123. int unitrd_fixup = 0;
  124. env = env_get("mem_lpae");
  125. lpae = env && simple_strtol(env, NULL, 0);
  126. env = env_get("uinitrd_fixup");
  127. unitrd_fixup = env && simple_strtol(env, NULL, 0);
  128. /* Fix up the initrd */
  129. if (lpae && unitrd_fixup) {
  130. int nodeoffset;
  131. int err;
  132. u64 *prop1, *prop2;
  133. u64 initrd_start, initrd_end;
  134. nodeoffset = fdt_path_offset(blob, "/chosen");
  135. if (nodeoffset >= 0) {
  136. prop1 = (u64 *)fdt_getprop(blob, nodeoffset,
  137. "linux,initrd-start", NULL);
  138. prop2 = (u64 *)fdt_getprop(blob, nodeoffset,
  139. "linux,initrd-end", NULL);
  140. if (prop1 && prop2) {
  141. initrd_start = __be64_to_cpu(*prop1);
  142. initrd_start -= CONFIG_SYS_SDRAM_BASE;
  143. initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
  144. initrd_start = __cpu_to_be64(initrd_start);
  145. initrd_end = __be64_to_cpu(*prop2);
  146. initrd_end -= CONFIG_SYS_SDRAM_BASE;
  147. initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
  148. initrd_end = __cpu_to_be64(initrd_end);
  149. err = fdt_delprop(blob, nodeoffset,
  150. "linux,initrd-start");
  151. if (err < 0)
  152. puts("error deleting initrd-start\n");
  153. err = fdt_delprop(blob, nodeoffset,
  154. "linux,initrd-end");
  155. if (err < 0)
  156. puts("error deleting initrd-end\n");
  157. err = fdt_setprop(blob, nodeoffset,
  158. "linux,initrd-start",
  159. &initrd_start,
  160. sizeof(initrd_start));
  161. if (err < 0)
  162. puts("error adding initrd-start\n");
  163. err = fdt_setprop(blob, nodeoffset,
  164. "linux,initrd-end",
  165. &initrd_end,
  166. sizeof(initrd_end));
  167. if (err < 0)
  168. puts("error adding linux,initrd-end\n");
  169. }
  170. }
  171. }
  172. if (lpae) {
  173. /*
  174. * the initrd and other reserved memory areas are
  175. * embedded in in the DTB itslef. fix up these addresses
  176. * to 36 bit format
  177. */
  178. reserve_start = (u64 *)((char *)blob +
  179. fdt_off_mem_rsvmap(blob));
  180. while (1) {
  181. *reserve_start = __cpu_to_be64(*reserve_start);
  182. size = __cpu_to_be64(*(reserve_start + 1));
  183. if (size) {
  184. *reserve_start -= CONFIG_SYS_SDRAM_BASE;
  185. *reserve_start +=
  186. CONFIG_SYS_LPAE_SDRAM_BASE;
  187. *reserve_start =
  188. __cpu_to_be64(*reserve_start);
  189. } else {
  190. break;
  191. }
  192. reserve_start += 2;
  193. }
  194. }
  195. ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
  196. }
  197. #endif /* CONFIG_OF_BOARD_SETUP */
  198. #if defined(CONFIG_DTB_RESELECT)
  199. int __weak embedded_dtb_select(void)
  200. {
  201. return 0;
  202. }
  203. #endif