marvell.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * Marvell PHY drivers
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  20. * author Andy Fleming
  21. *
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <phy.h>
  26. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  27. /* 88E1011 PHY Status Register */
  28. #define MIIM_88E1xxx_PHY_STATUS 0x11
  29. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  30. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  31. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  32. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  33. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  34. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  35. #define MIIM_88E1xxx_PHY_SCR 0x10
  36. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  37. /* 88E1111 PHY LED Control Register */
  38. #define MIIM_88E1111_PHY_LED_CONTROL 24
  39. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  40. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  41. /* 88E1111 Extended PHY Specific Control Register */
  42. #define MIIM_88E1111_PHY_EXT_CR 0x14
  43. #define MIIM_88E1111_RX_DELAY 0x80
  44. #define MIIM_88E1111_TX_DELAY 0x2
  45. /* 88E1111 Extended PHY Specific Status Register */
  46. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  47. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  48. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  49. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  50. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  51. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  52. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  53. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  54. #define MIIM_88E1111_COPPER 0
  55. #define MIIM_88E1111_FIBER 1
  56. /* 88E1118 PHY defines */
  57. #define MIIM_88E1118_PHY_PAGE 22
  58. #define MIIM_88E1118_PHY_LED_PAGE 3
  59. /* 88E1121 PHY LED Control Register */
  60. #define MIIM_88E1121_PHY_LED_CTRL 16
  61. #define MIIM_88E1121_PHY_LED_PAGE 3
  62. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  63. /* 88E1121 PHY IRQ Enable/Status Register */
  64. #define MIIM_88E1121_PHY_IRQ_EN 18
  65. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  66. #define MIIM_88E1121_PHY_PAGE 22
  67. /* 88E1145 Extended PHY Specific Control Register */
  68. #define MIIM_88E1145_PHY_EXT_CR 20
  69. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  70. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  71. #define MIIM_88E1145_PHY_LED_CONTROL 24
  72. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  73. #define MIIM_88E1145_PHY_PAGE 29
  74. #define MIIM_88E1145_PHY_CAL_OV 30
  75. #define MIIM_88E1149_PHY_PAGE 29
  76. /* 88E1310 PHY defines */
  77. #define MIIM_88E1310_PHY_LED_CTRL 16
  78. #define MIIM_88E1310_PHY_IRQ_EN 18
  79. #define MIIM_88E1310_PHY_RGMII_CTRL 21
  80. #define MIIM_88E1310_PHY_PAGE 22
  81. /* Marvell 88E1011S */
  82. static int m88e1011s_config(struct phy_device *phydev)
  83. {
  84. /* Reset and configure the PHY */
  85. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  86. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  87. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  88. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  89. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  90. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  91. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  92. genphy_config_aneg(phydev);
  93. return 0;
  94. }
  95. /* Parse the 88E1011's status register for speed and duplex
  96. * information
  97. */
  98. static uint m88e1xxx_parse_status(struct phy_device *phydev)
  99. {
  100. unsigned int speed;
  101. unsigned int mii_reg;
  102. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  103. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  104. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  105. int i = 0;
  106. puts("Waiting for PHY realtime link");
  107. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  108. /* Timeout reached ? */
  109. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  110. puts(" TIMEOUT !\n");
  111. phydev->link = 0;
  112. break;
  113. }
  114. if ((i++ % 1000) == 0)
  115. putc('.');
  116. udelay(1000);
  117. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  118. MIIM_88E1xxx_PHY_STATUS);
  119. }
  120. puts(" done\n");
  121. udelay(500000); /* another 500 ms (results in faster booting) */
  122. } else {
  123. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  124. phydev->link = 1;
  125. else
  126. phydev->link = 0;
  127. }
  128. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  129. phydev->duplex = DUPLEX_FULL;
  130. else
  131. phydev->duplex = DUPLEX_HALF;
  132. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  133. switch (speed) {
  134. case MIIM_88E1xxx_PHYSTAT_GBIT:
  135. phydev->speed = SPEED_1000;
  136. break;
  137. case MIIM_88E1xxx_PHYSTAT_100:
  138. phydev->speed = SPEED_100;
  139. break;
  140. default:
  141. phydev->speed = SPEED_10;
  142. break;
  143. }
  144. return 0;
  145. }
  146. static int m88e1011s_startup(struct phy_device *phydev)
  147. {
  148. genphy_update_link(phydev);
  149. m88e1xxx_parse_status(phydev);
  150. return 0;
  151. }
  152. /* Marvell 88E1111S */
  153. static int m88e1111s_config(struct phy_device *phydev)
  154. {
  155. int reg;
  156. int timeout;
  157. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  158. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  159. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  160. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  161. reg = phy_read(phydev,
  162. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  163. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  164. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  165. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  166. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  167. reg &= ~MIIM_88E1111_TX_DELAY;
  168. reg |= MIIM_88E1111_RX_DELAY;
  169. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  170. reg &= ~MIIM_88E1111_RX_DELAY;
  171. reg |= MIIM_88E1111_TX_DELAY;
  172. }
  173. phy_write(phydev,
  174. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  175. reg = phy_read(phydev,
  176. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  177. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  178. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  179. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  180. else
  181. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  182. phy_write(phydev,
  183. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  184. }
  185. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  186. reg = phy_read(phydev,
  187. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  188. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  189. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  190. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  191. phy_write(phydev, MDIO_DEVAD_NONE,
  192. MIIM_88E1111_PHY_EXT_SR, reg);
  193. }
  194. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  195. reg = phy_read(phydev,
  196. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  197. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  198. phy_write(phydev,
  199. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  200. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  201. MIIM_88E1111_PHY_EXT_SR);
  202. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  203. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  204. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  205. phy_write(phydev, MDIO_DEVAD_NONE,
  206. MIIM_88E1111_PHY_EXT_SR, reg);
  207. /* soft reset */
  208. timeout = 1000;
  209. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  210. udelay(1000);
  211. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  212. while ((reg & BMCR_RESET) && --timeout) {
  213. udelay(1000);
  214. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  215. }
  216. if (!timeout)
  217. printf("%s: phy soft reset timeout\n", __func__);
  218. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  219. MIIM_88E1111_PHY_EXT_SR);
  220. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  221. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  222. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  223. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  224. phy_write(phydev, MDIO_DEVAD_NONE,
  225. MIIM_88E1111_PHY_EXT_SR, reg);
  226. }
  227. /* soft reset */
  228. timeout = 1000;
  229. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  230. udelay(1000);
  231. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  232. while ((reg & BMCR_RESET) && --timeout) {
  233. udelay(1000);
  234. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  235. }
  236. if (!timeout)
  237. printf("%s: phy soft reset timeout\n", __func__);
  238. genphy_config_aneg(phydev);
  239. phy_reset(phydev);
  240. return 0;
  241. }
  242. /* Marvell 88E1118 */
  243. static int m88e1118_config(struct phy_device *phydev)
  244. {
  245. /* Change Page Number */
  246. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  247. /* Delay RGMII TX and RX */
  248. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  249. /* Change Page Number */
  250. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  251. /* Adjust LED control */
  252. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  253. /* Change Page Number */
  254. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  255. genphy_config_aneg(phydev);
  256. phy_reset(phydev);
  257. return 0;
  258. }
  259. static int m88e1118_startup(struct phy_device *phydev)
  260. {
  261. /* Change Page Number */
  262. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  263. genphy_update_link(phydev);
  264. m88e1xxx_parse_status(phydev);
  265. return 0;
  266. }
  267. /* Marvell 88E1121R */
  268. static int m88e1121_config(struct phy_device *phydev)
  269. {
  270. int pg;
  271. /* Configure the PHY */
  272. genphy_config_aneg(phydev);
  273. /* Switch the page to access the led register */
  274. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  275. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  276. MIIM_88E1121_PHY_LED_PAGE);
  277. /* Configure leds */
  278. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  279. MIIM_88E1121_PHY_LED_DEF);
  280. /* Restore the page pointer */
  281. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  282. /* Disable IRQs and de-assert interrupt */
  283. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  284. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  285. return 0;
  286. }
  287. /* Marvell 88E1145 */
  288. static int m88e1145_config(struct phy_device *phydev)
  289. {
  290. int reg;
  291. /* Errata E0, E1 */
  292. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  293. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  294. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  295. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  296. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  297. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  298. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  299. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  300. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  301. MIIM_M88E1145_RGMII_TX_DELAY;
  302. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  303. genphy_config_aneg(phydev);
  304. phy_reset(phydev);
  305. return 0;
  306. }
  307. static int m88e1145_startup(struct phy_device *phydev)
  308. {
  309. genphy_update_link(phydev);
  310. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  311. MIIM_88E1145_PHY_LED_DIRECT);
  312. m88e1xxx_parse_status(phydev);
  313. return 0;
  314. }
  315. /* Marvell 88E1149S */
  316. static int m88e1149_config(struct phy_device *phydev)
  317. {
  318. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  319. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  320. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  321. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  322. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  323. genphy_config_aneg(phydev);
  324. phy_reset(phydev);
  325. return 0;
  326. }
  327. /* Marvell 88E1310 */
  328. static int m88e1310_config(struct phy_device *phydev)
  329. {
  330. u16 reg;
  331. /* LED link and activity */
  332. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  333. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
  334. reg = (reg & ~0xf) | 0x1;
  335. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
  336. /* Set LED2/INT to INT mode, low active */
  337. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  338. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
  339. reg = (reg & 0x77ff) | 0x0880;
  340. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
  341. /* Set RGMII delay */
  342. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
  343. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
  344. reg |= 0x0030;
  345. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
  346. /* Ensure to return to page 0 */
  347. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
  348. genphy_config_aneg(phydev);
  349. phy_reset(phydev);
  350. return 0;
  351. }
  352. static struct phy_driver M88E1011S_driver = {
  353. .name = "Marvell 88E1011S",
  354. .uid = 0x1410c60,
  355. .mask = 0xffffff0,
  356. .features = PHY_GBIT_FEATURES,
  357. .config = &m88e1011s_config,
  358. .startup = &m88e1011s_startup,
  359. .shutdown = &genphy_shutdown,
  360. };
  361. static struct phy_driver M88E1111S_driver = {
  362. .name = "Marvell 88E1111S",
  363. .uid = 0x1410cc0,
  364. .mask = 0xffffff0,
  365. .features = PHY_GBIT_FEATURES,
  366. .config = &m88e1111s_config,
  367. .startup = &m88e1011s_startup,
  368. .shutdown = &genphy_shutdown,
  369. };
  370. static struct phy_driver M88E1118_driver = {
  371. .name = "Marvell 88E1118",
  372. .uid = 0x1410e10,
  373. .mask = 0xffffff0,
  374. .features = PHY_GBIT_FEATURES,
  375. .config = &m88e1118_config,
  376. .startup = &m88e1118_startup,
  377. .shutdown = &genphy_shutdown,
  378. };
  379. static struct phy_driver M88E1118R_driver = {
  380. .name = "Marvell 88E1118R",
  381. .uid = 0x1410e40,
  382. .mask = 0xffffff0,
  383. .features = PHY_GBIT_FEATURES,
  384. .config = &m88e1118_config,
  385. .startup = &m88e1118_startup,
  386. .shutdown = &genphy_shutdown,
  387. };
  388. static struct phy_driver M88E1121R_driver = {
  389. .name = "Marvell 88E1121R",
  390. .uid = 0x1410cb0,
  391. .mask = 0xffffff0,
  392. .features = PHY_GBIT_FEATURES,
  393. .config = &m88e1121_config,
  394. .startup = &genphy_startup,
  395. .shutdown = &genphy_shutdown,
  396. };
  397. static struct phy_driver M88E1145_driver = {
  398. .name = "Marvell 88E1145",
  399. .uid = 0x1410cd0,
  400. .mask = 0xffffff0,
  401. .features = PHY_GBIT_FEATURES,
  402. .config = &m88e1145_config,
  403. .startup = &m88e1145_startup,
  404. .shutdown = &genphy_shutdown,
  405. };
  406. static struct phy_driver M88E1149S_driver = {
  407. .name = "Marvell 88E1149S",
  408. .uid = 0x1410ca0,
  409. .mask = 0xffffff0,
  410. .features = PHY_GBIT_FEATURES,
  411. .config = &m88e1149_config,
  412. .startup = &m88e1011s_startup,
  413. .shutdown = &genphy_shutdown,
  414. };
  415. static struct phy_driver M88E1518_driver = {
  416. .name = "Marvell 88E1518",
  417. .uid = 0x1410dd1,
  418. .mask = 0xffffff0,
  419. .features = PHY_GBIT_FEATURES,
  420. .config = &m88e1111s_config,
  421. .startup = &m88e1011s_startup,
  422. .shutdown = &genphy_shutdown,
  423. };
  424. static struct phy_driver M88E1310_driver = {
  425. .name = "Marvell 88E1310",
  426. .uid = 0x01410e90,
  427. .mask = 0xffffff0,
  428. .features = PHY_GBIT_FEATURES,
  429. .config = &m88e1310_config,
  430. .startup = &m88e1011s_startup,
  431. .shutdown = &genphy_shutdown,
  432. };
  433. int phy_marvell_init(void)
  434. {
  435. phy_register(&M88E1310_driver);
  436. phy_register(&M88E1149S_driver);
  437. phy_register(&M88E1145_driver);
  438. phy_register(&M88E1121R_driver);
  439. phy_register(&M88E1118_driver);
  440. phy_register(&M88E1118R_driver);
  441. phy_register(&M88E1111S_driver);
  442. phy_register(&M88E1011S_driver);
  443. phy_register(&M88E1518_driver);
  444. return 0;
  445. }