sbc8641d.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright 2007 Wind River Systems <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman <joe.hamman@embeddedspecialties.com>
  5. *
  6. * Copyright 2006 Freescale Semiconductor.
  7. *
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * SBC8641D board configuration file
  30. *
  31. * Make sure you change the MAC address and other network params first,
  32. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /* High Level Configuration Options */
  37. #define CONFIG_MPC86xx 1 /* MPC86xx */
  38. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  39. #define CONFIG_SBC8641D 1 /* SBC8641D board specific */
  40. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  41. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  42. #ifdef RUN_DIAG
  43. #define CFG_DIAG_ADDR 0xff800000
  44. #endif
  45. #define CFG_RESET_ADDRESS 0xfff00100
  46. #define CONFIG_PCI 1 /* Enable PCIE */
  47. #define CONFIG_PCI1 1 /* PCIE controler 1 (slot 1) */
  48. #define CONFIG_PCI2 1 /* PCIE controler 2 (slot 2) */
  49. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  50. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  51. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  52. #define CONFIG_ENV_OVERWRITE
  53. #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
  54. #undef CONFIG_DDR_DLL /* possible DLL fix needed */
  55. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  56. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  57. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  58. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  59. #define CONFIG_NUM_DDR_CONTROLLERS 2
  60. #define CACHE_LINE_INTERLEAVING 0x20000000
  61. #define PAGE_INTERLEAVING 0x21000000
  62. #define BANK_INTERLEAVING 0x22000000
  63. #define SUPER_BANK_INTERLEAVING 0x23000000
  64. #define CONFIG_ALTIVEC 1
  65. /*
  66. * L2CR setup -- make sure this is right for your board!
  67. */
  68. #define CFG_L2
  69. #define L2_INIT 0
  70. #define L2_ENABLE (L2CR_L2E)
  71. #ifndef CONFIG_SYS_CLK_FREQ
  72. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  73. #endif
  74. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  75. #undef CFG_DRAM_TEST /* memory test, takes time */
  76. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  77. #define CFG_MEMTEST_END 0x00400000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
  84. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  85. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  86. #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
  87. /*
  88. * DDR Setup
  89. */
  90. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  91. #define CFG_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
  92. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  93. #define CFG_SDRAM_BASE2 CFG_DDR_SDRAM_BASE2
  94. #define CONFIG_VERY_BIG_RAM
  95. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  96. #if defined(CONFIG_SPD_EEPROM)
  97. /*
  98. * Determine DDR configuration from I2C interface.
  99. */
  100. #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
  101. #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
  102. #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
  103. #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
  104. #else
  105. /*
  106. * Manually set up DDR1 & DDR2 parameters
  107. */
  108. #define CFG_SDRAM_SIZE 512 /* DDR is 512MB */
  109. #define CFG_DDR_CS0_BNDS 0x0000000F
  110. #define CFG_DDR_CS1_BNDS 0x00000000
  111. #define CFG_DDR_CS2_BNDS 0x00000000
  112. #define CFG_DDR_CS3_BNDS 0x00000000
  113. #define CFG_DDR_CS0_CONFIG 0x80010102
  114. #define CFG_DDR_CS1_CONFIG 0x00000000
  115. #define CFG_DDR_CS2_CONFIG 0x00000000
  116. #define CFG_DDR_CS3_CONFIG 0x00000000
  117. #define CFG_DDR_EXT_REFRESH 0x00000000
  118. #define CFG_DDR_TIMING_0 0x00220802
  119. #define CFG_DDR_TIMING_1 0x38377322
  120. #define CFG_DDR_TIMING_2 0x002040c7
  121. #define CFG_DDR_CFG_1A 0x43008008
  122. #define CFG_DDR_CFG_2 0x24401000
  123. #define CFG_DDR_MODE_1 0x23c00542
  124. #define CFG_DDR_MODE_2 0x00000000
  125. #define CFG_DDR_MODE_CTL 0x00000000
  126. #define CFG_DDR_INTERVAL 0x05080100
  127. #define CFG_DDR_DATA_INIT 0x00000000
  128. #define CFG_DDR_CLK_CTRL 0x03800000
  129. #define CFG_DDR_CFG_1B 0xC3008008
  130. #define CFG_DDR2_CS0_BNDS 0x0010001F
  131. #define CFG_DDR2_CS1_BNDS 0x00000000
  132. #define CFG_DDR2_CS2_BNDS 0x00000000
  133. #define CFG_DDR2_CS3_BNDS 0x00000000
  134. #define CFG_DDR2_CS0_CONFIG 0x80010102
  135. #define CFG_DDR2_CS1_CONFIG 0x00000000
  136. #define CFG_DDR2_CS2_CONFIG 0x00000000
  137. #define CFG_DDR2_CS3_CONFIG 0x00000000
  138. #define CFG_DDR2_EXT_REFRESH 0x00000000
  139. #define CFG_DDR2_TIMING_0 0x00220802
  140. #define CFG_DDR2_TIMING_1 0x38377322
  141. #define CFG_DDR2_TIMING_2 0x002040c7
  142. #define CFG_DDR2_CFG_1A 0x43008008
  143. #define CFG_DDR2_CFG_2 0x24401000
  144. #define CFG_DDR2_MODE_1 0x23c00542
  145. #define CFG_DDR2_MODE_2 0x00000000
  146. #define CFG_DDR2_MODE_CTL 0x00000000
  147. #define CFG_DDR2_INTERVAL 0x05080100
  148. #define CFG_DDR2_DATA_INIT 0x00000000
  149. #define CFG_DDR2_CLK_CTRL 0x03800000
  150. #define CFG_DDR2_CFG_1B 0xC3008008
  151. #endif
  152. /* #define CFG_ID_EEPROM 1
  153. #define ID_EEPROM_ADDR 0x57 */
  154. /*
  155. * The SBC8641D contains 16MB flash space at ff000000.
  156. */
  157. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  158. /* Flash */
  159. #define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */
  160. #define CFG_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
  161. /* 64KB EEPROM */
  162. #define CFG_BR1_PRELIM 0xf0000801 /* port size 16bit */
  163. #define CFG_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
  164. /* EPLD - User switches, board id, LEDs */
  165. #define CFG_BR2_PRELIM 0xf1000801 /* port size 16bit */
  166. #define CFG_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
  167. /* Local bus SDRAM 128MB */
  168. #define CFG_BR3_PRELIM 0xe0001861 /* port size ?bit */
  169. #define CFG_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
  170. #define CFG_BR4_PRELIM 0xe4001861 /* port size ?bit */
  171. #define CFG_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
  172. /* Disk on Chip (DOC) 128MB */
  173. #define CFG_BR5_PRELIM 0xe8001001 /* port size ?bit */
  174. #define CFG_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
  175. /* LCD */
  176. #define CFG_BR6_PRELIM 0xf4000801 /* port size ?bit */
  177. #define CFG_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
  178. /* Control logic & misc peripherals */
  179. #define CFG_BR7_PRELIM 0xf2000801 /* port size ?bit */
  180. #define CFG_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
  181. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  182. #define CFG_MAX_FLASH_SECT 131 /* sectors per device */
  183. #undef CFG_FLASH_CHECKSUM
  184. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  185. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  186. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  187. #define CFG_FLASH_CFI_DRIVER
  188. #define CFG_FLASH_CFI
  189. #define CFG_WRITE_SWAPPED_DATA
  190. #define CFG_FLASH_EMPTY_INFO
  191. #define CFG_FLASH_PROTECTION
  192. #undef CONFIG_CLOCKS_IN_MHZ
  193. #define CONFIG_L1_INIT_RAM
  194. #define CFG_INIT_RAM_LOCK 1
  195. #ifndef CFG_INIT_RAM_LOCK
  196. #define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  197. #else
  198. #define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  199. #endif
  200. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  201. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  202. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  203. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  204. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  205. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  206. /* Serial Port */
  207. #define CONFIG_CONS_INDEX 1
  208. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  209. #define CFG_NS16550
  210. #define CFG_NS16550_SERIAL
  211. #define CFG_NS16550_REG_SIZE 1
  212. #define CFG_NS16550_CLK get_bus_freq(0)
  213. #define CFG_BAUDRATE_TABLE \
  214. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  215. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  216. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  217. /* Use the HUSH parser */
  218. #define CFG_HUSH_PARSER
  219. #ifdef CFG_HUSH_PARSER
  220. #define CFG_PROMPT_HUSH_PS2 "> "
  221. #endif
  222. /*
  223. * Pass open firmware flat tree to kernel
  224. */
  225. #define CONFIG_OF_FLAT_TREE 1
  226. #define CONFIG_OF_BOARD_SETUP 1
  227. #define OF_CPU "PowerPC,8641@0"
  228. #define OF_SOC "soc@f8000000"
  229. #define OF_TBCLK (bd->bi_busfreq / 4)
  230. #define OF_STDOUT_PATH "/soc@f8000000/serial@4500"
  231. #define CFG_64BIT_VSPRINTF 1
  232. #define CFG_64BIT_STRTOUL 1
  233. /*
  234. * I2C
  235. */
  236. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  237. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  238. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  239. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  240. #define CFG_I2C_SLAVE 0x7F
  241. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  242. #define CFG_I2C_OFFSET 0x3100
  243. /*
  244. * RapidIO MMU
  245. */
  246. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  247. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  248. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  249. /*
  250. * General PCI
  251. * Addresses are mapped 1-1.
  252. */
  253. #define CFG_PCI1_MEM_BASE 0x80000000
  254. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  255. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  256. #define CFG_PCI1_IO_BASE 0xe2000000
  257. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  258. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  259. /* PCI view of System Memory */
  260. #define CFG_PCI_MEMORY_BUS 0x00000000
  261. #define CFG_PCI_MEMORY_PHYS 0x00000000
  262. #define CFG_PCI_MEMORY_SIZE 0x80000000
  263. #define CFG_PCI2_MEM_BASE 0xa0000000
  264. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  265. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  266. #define CFG_PCI2_IO_BASE 0xe3000000
  267. #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE
  268. #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */
  269. #if defined(CONFIG_PCI)
  270. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  271. #undef CFG_SCSI_SCAN_BUS_REVERSE
  272. #define CONFIG_NET_MULTI
  273. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  274. #undef CONFIG_EEPRO100
  275. #undef CONFIG_TULIP
  276. #if !defined(CONFIG_PCI_PNP)
  277. #define PCI_ENET0_IOADDR 0xe0000000
  278. #define PCI_ENET0_MEMADDR 0xe0000000
  279. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  280. #endif
  281. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  282. #define CONFIG_DOS_PARTITION
  283. #undef CONFIG_SCSI_AHCI
  284. #ifdef CONFIG_SCSI_AHCI
  285. #define CONFIG_SATA_ULI5288
  286. #define CFG_SCSI_MAX_SCSI_ID 4
  287. #define CFG_SCSI_MAX_LUN 1
  288. #define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
  289. #define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
  290. #endif
  291. #endif /* CONFIG_PCI */
  292. #if defined(CONFIG_TSEC_ENET)
  293. #ifndef CONFIG_NET_MULTI
  294. #define CONFIG_NET_MULTI 1
  295. #endif
  296. /* #define CONFIG_MII 1 */ /* MII PHY management */
  297. #define CONFIG_TSEC1 1
  298. #define CONFIG_TSEC1_NAME "eTSEC1"
  299. #define CONFIG_TSEC2 1
  300. #define CONFIG_TSEC2_NAME "eTSEC2"
  301. #define CONFIG_TSEC3 1
  302. #define CONFIG_TSEC3_NAME "eTSEC3"
  303. #define CONFIG_TSEC4 1
  304. #define CONFIG_TSEC4_NAME "eTSEC4"
  305. #define TSEC1_PHY_ADDR 0x1F
  306. #define TSEC2_PHY_ADDR 0x00
  307. #define TSEC3_PHY_ADDR 0x01
  308. #define TSEC4_PHY_ADDR 0x02
  309. #define TSEC1_PHYIDX 0
  310. #define TSEC2_PHYIDX 0
  311. #define TSEC3_PHYIDX 0
  312. #define TSEC4_PHYIDX 0
  313. #define TSEC1_FLAGS TSEC_GIGABIT
  314. #define TSEC2_FLAGS TSEC_GIGABIT
  315. #define TSEC3_FLAGS TSEC_GIGABIT
  316. #define TSEC4_FLAGS TSEC_GIGABIT
  317. #define CFG_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
  318. #define CONFIG_ETHPRIME "eTSEC1"
  319. #endif /* CONFIG_TSEC_ENET */
  320. /*
  321. * BAT0 2G Cacheable, non-guarded
  322. * 0x0000_0000 2G DDR
  323. */
  324. #define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  325. #define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  326. #define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  327. #define CFG_IBAT0U CFG_DBAT0U
  328. /*
  329. * BAT1 1G Cache-inhibited, guarded
  330. * 0x8000_0000 512M PCI-Express 1 Memory
  331. * 0xa000_0000 512M PCI-Express 2 Memory
  332. * Changed it for operating from 0xd0000000
  333. */
  334. #define CFG_DBAT1L ( CFG_PCI1_MEM_BASE | BATL_PP_RW \
  335. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  336. #define CFG_DBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  337. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  338. #define CFG_IBAT1U CFG_DBAT1U
  339. /*
  340. * BAT2 512M Cache-inhibited, guarded
  341. * 0xc000_0000 512M RapidIO Memory
  342. */
  343. #define CFG_DBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW \
  344. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  345. #define CFG_DBAT2U (CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
  346. #define CFG_IBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  347. #define CFG_IBAT2U CFG_DBAT2U
  348. /*
  349. * BAT3 4M Cache-inhibited, guarded
  350. * 0xf800_0000 4M CCSR
  351. */
  352. #define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \
  353. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  354. #define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
  355. #define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  356. #define CFG_IBAT3U CFG_DBAT3U
  357. /*
  358. * BAT4 32M Cache-inhibited, guarded
  359. * 0xe200_0000 16M PCI-Express 1 I/O
  360. * 0xe300_0000 16M PCI-Express 2 I/0
  361. * Note that this is at 0xe0000000
  362. */
  363. #define CFG_DBAT4L ( CFG_PCI1_IO_BASE | BATL_PP_RW \
  364. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  365. #define CFG_DBAT4U (CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  366. #define CFG_IBAT4L (CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  367. #define CFG_IBAT4U CFG_DBAT4U
  368. /*
  369. * BAT5 128K Cacheable, non-guarded
  370. * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
  371. */
  372. #define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  373. #define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  374. #define CFG_IBAT5L CFG_DBAT5L
  375. #define CFG_IBAT5U CFG_DBAT5U
  376. /*
  377. * BAT6 32M Cache-inhibited, guarded
  378. * 0xfe00_0000 32M FLASH
  379. */
  380. #define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
  381. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  382. #define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
  383. #define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
  384. #define CFG_IBAT6U CFG_DBAT6U
  385. #define CFG_DBAT7L 0x00000000
  386. #define CFG_DBAT7U 0x00000000
  387. #define CFG_IBAT7L 0x00000000
  388. #define CFG_IBAT7U 0x00000000
  389. /*
  390. * Environment
  391. */
  392. #define CFG_ENV_IS_IN_FLASH 1
  393. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  394. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  395. #define CFG_ENV_SIZE 0x2000
  396. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  397. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  398. #include <config_cmd_default.h>
  399. #define CONFIG_CMD_PING
  400. #define CONFIG_CMD_I2C
  401. #define CONFIG_CMD_REGINFO
  402. #if defined(CONFIG_PCI)
  403. #define CONFIG_CMD_PCI
  404. #endif
  405. #undef CONFIG_WATCHDOG /* watchdog disabled */
  406. /*
  407. * Miscellaneous configurable options
  408. */
  409. #define CFG_LONGHELP /* undef to save memory */
  410. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  411. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  412. #if defined(CONFIG_CMD_KGDB)
  413. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  414. #else
  415. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  416. #endif
  417. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  418. #define CFG_MAXARGS 16 /* max number of command args */
  419. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  420. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  421. /*
  422. * For booting Linux, the board info and command line data
  423. * have to be in the first 8 MB of memory, since this is
  424. * the maximum mapped by the Linux kernel during initialization.
  425. */
  426. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  427. /* Cache Configuration */
  428. #define CFG_DCACHE_SIZE 32768
  429. #define CFG_CACHELINE_SIZE 32
  430. #if defined(CONFIG_CMD_KGDB)
  431. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  432. #endif
  433. /*
  434. * Internal Definitions
  435. *
  436. * Boot Flags
  437. */
  438. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  439. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  440. #if defined(CONFIG_CMD_KGDB)
  441. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  442. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  443. #endif
  444. /*
  445. * Environment Configuration
  446. */
  447. /* The mac addresses for all ethernet interface */
  448. #if defined(CONFIG_TSEC_ENET)
  449. #define CONFIG_ETHADDR 02:E0:0C:00:00:01
  450. #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
  451. #define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD
  452. #define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD
  453. #endif
  454. #define CONFIG_HAS_ETH0 1
  455. #define CONFIG_HAS_ETH1 1
  456. #define CONFIG_HAS_ETH2 1
  457. #define CONFIG_HAS_ETH3 1
  458. #define CONFIG_IPADDR 192.168.0.50
  459. #define CONFIG_HOSTNAME sbc8641d
  460. #define CONFIG_ROOTPATH /opt/eldk/ppc_74xx
  461. #define CONFIG_BOOTFILE uImage
  462. #define CONFIG_SERVERIP 192.168.0.2
  463. #define CONFIG_GATEWAYIP 192.168.0.1
  464. #define CONFIG_NETMASK 255.255.255.0
  465. /* default location for tftp and bootm */
  466. #define CONFIG_LOADADDR 1000000
  467. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  468. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  469. #define CONFIG_BAUDRATE 115200
  470. #define CONFIG_EXTRA_ENV_SETTINGS \
  471. "netdev=eth0\0" \
  472. "consoledev=ttyS0\0" \
  473. "ramdiskaddr=2000000\0" \
  474. "ramdiskfile=uRamdisk\0" \
  475. "dtbaddr=400000\0" \
  476. "dtbfile=sbc8641d.dtb\0" \
  477. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  478. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  479. "maxcpus=1"
  480. #define CONFIG_NFSBOOTCOMMAND \
  481. "setenv bootargs root=/dev/nfs rw " \
  482. "nfsroot=$serverip:$rootpath " \
  483. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  484. "console=$consoledev,$baudrate $othbootargs;" \
  485. "tftp $loadaddr $bootfile;" \
  486. "tftp $dtbaddr $dtbfile;" \
  487. "bootm $loadaddr - $dtbaddr"
  488. #define CONFIG_RAMBOOTCOMMAND \
  489. "setenv bootargs root=/dev/ram rw " \
  490. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  491. "console=$consoledev,$baudrate $othbootargs;" \
  492. "tftp $ramdiskaddr $ramdiskfile;" \
  493. "tftp $loadaddr $bootfile;" \
  494. "tftp $dtbaddr $dtbfile;" \
  495. "bootm $loadaddr $ramdiskaddr $dtbaddr"
  496. #define CONFIG_FLASHBOOTCOMMAND \
  497. "setenv bootargs root=/dev/ram rw " \
  498. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  499. "console=$consoledev,$baudrate $othbootargs;" \
  500. "bootm ffd00000 ffb00000 ffa00000"
  501. #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
  502. #endif /* __CONFIG_H */