tlb.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR, CFG_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 4 * 1024 , CFG_INIT_RAM_ADDR + 4 * 1024,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 8 * 1024 , CFG_INIT_RAM_ADDR + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 12 * 1024 , CFG_INIT_RAM_ADDR + 12 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. /*
  42. * TLB 0, 1: 128M Non-cacheable, guarded
  43. * 0xf8000000 128M FLASH
  44. * Out of reset this entry is only 4K.
  45. */
  46. SET_TLB_ENTRY(1, CFG_FLASH_BASE, CFG_FLASH_BASE,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 1, BOOKE_PAGESZ_64M, 1),
  49. SET_TLB_ENTRY(1, CFG_FLASH_BASE + 0x4000000, CFG_FLASH_BASE + 0x4000000,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 0, BOOKE_PAGESZ_64M, 1),
  52. /*
  53. * TLB 2: 256M Non-cacheable, guarded
  54. * 0x80000000 256M PCI1 MEM First half
  55. */
  56. SET_TLB_ENTRY(1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS,
  57. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  58. 0, 2, BOOKE_PAGESZ_256M, 1),
  59. /*
  60. * TLB 3: 256M Non-cacheable, guarded
  61. * 0x90000000 256M PCI1 MEM Second half
  62. */
  63. SET_TLB_ENTRY(1, CFG_PCI1_MEM_PHYS + 0x10000000, CFG_PCI1_MEM_PHYS + 0x10000000,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 3, BOOKE_PAGESZ_256M, 1),
  66. /*
  67. * TLB 4: 256M Non-cacheable, guarded
  68. * 0xc0000000 256M Rapid IO MEM First half
  69. */
  70. SET_TLB_ENTRY(1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE,
  71. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  72. 0, 4, BOOKE_PAGESZ_256M, 1),
  73. /*
  74. * TLB 5: 256M Non-cacheable, guarded
  75. * 0xd0000000 256M Rapid IO MEM Second half
  76. */
  77. SET_TLB_ENTRY(1, CFG_RIO_MEM_BASE + 0x10000000, CFG_RIO_MEM_BASE + 0x10000000,
  78. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  79. 0, 5, BOOKE_PAGESZ_256M, 1),
  80. /*
  81. * TLB 6: 64M Non-cacheable, guarded
  82. * 0xe000_0000 1M CCSRBAR
  83. * 0xe200_0000 16M PCI1 IO
  84. */
  85. SET_TLB_ENTRY(1, CFG_CCSRBAR, CFG_CCSRBAR,
  86. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 6, BOOKE_PAGESZ_64M, 1),
  88. /*
  89. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  90. * 0x00000000 512M DDR System memory
  91. * Without SPD EEPROM configured DDR, this must be setup manually.
  92. * Make sure the TLB count at the top of this table is correct.
  93. * Likely it needs to be increased by two for these entries.
  94. */
  95. SET_TLB_ENTRY(1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE,
  96. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  97. 0, 7, BOOKE_PAGESZ_256M, 1),
  98. SET_TLB_ENTRY(1, CFG_DDR_SDRAM_BASE + 0x10000000, CFG_DDR_SDRAM_BASE + 0x10000000,
  99. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  100. 0, 8, BOOKE_PAGESZ_256M, 1),
  101. };
  102. int num_tlb_entries = ARRAY_SIZE(tlb_table);