nand_boot.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. *
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #include <ns16550.h>
  23. #include <asm/io.h>
  24. #include <nand.h>
  25. #include <asm/fsl_law.h>
  26. #include <asm/fsl_ddr_sdram.h>
  27. #include <asm/global_data.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /*
  30. * Fixed sdram init -- doesn't use serial presence detect.
  31. */
  32. void sdram_init(void)
  33. {
  34. ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  35. __raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
  36. __raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
  37. #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
  38. __raw_writel(CONFIG_SYS_DDR_CS1_BNDS, &ddr->cs1_bnds);
  39. __raw_writel(CONFIG_SYS_DDR_CS1_CONFIG, &ddr->cs1_config);
  40. #endif
  41. __raw_writel(CONFIG_SYS_DDR_TIMING_3, &ddr->timing_cfg_3);
  42. __raw_writel(CONFIG_SYS_DDR_TIMING_0, &ddr->timing_cfg_0);
  43. __raw_writel(CONFIG_SYS_DDR_TIMING_1, &ddr->timing_cfg_1);
  44. __raw_writel(CONFIG_SYS_DDR_TIMING_2, &ddr->timing_cfg_2);
  45. __raw_writel(CONFIG_SYS_DDR_CONTROL_2, &ddr->sdram_cfg_2);
  46. __raw_writel(CONFIG_SYS_DDR_MODE_1, &ddr->sdram_mode);
  47. __raw_writel(CONFIG_SYS_DDR_MODE_2, &ddr->sdram_mode_2);
  48. __raw_writel(CONFIG_SYS_DDR_INTERVAL, &ddr->sdram_interval);
  49. __raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
  50. __raw_writel(CONFIG_SYS_DDR_CLK_CTRL, &ddr->sdram_clk_cntl);
  51. __raw_writel(CONFIG_SYS_DDR_TIMING_4, &ddr->timing_cfg_4);
  52. __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5);
  53. __raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl);
  54. __raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL, &ddr->ddr_wrlvl_cntl);
  55. /* Set, but do not enable the memory */
  56. __raw_writel(CONFIG_SYS_DDR_CONTROL & ~SDRAM_CFG_MEM_EN, &ddr->sdram_cfg);
  57. asm volatile("sync;isync");
  58. udelay(500);
  59. /* Let the controller go */
  60. out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
  61. set_next_law(0, CONFIG_SYS_SDRAM_SIZE_LAW, LAW_TRGT_IF_DDR_1);
  62. }
  63. void board_init_f(ulong bootflag)
  64. {
  65. u32 plat_ratio;
  66. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  67. #ifndef CONFIG_QE
  68. ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  69. #endif
  70. /* initialize selected port with appropriate baud rate */
  71. plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
  72. plat_ratio >>= 1;
  73. gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
  74. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  75. gd->bus_clk / 16 / CONFIG_BAUDRATE);
  76. puts("\nNAND boot... ");
  77. #ifndef CONFIG_QE
  78. /* init DDR3 reset signal */
  79. __raw_writel(0x02000000, &pgpio->gpdir);
  80. __raw_writel(0x00200000, &pgpio->gpodr);
  81. __raw_writel(0x00000000, &pgpio->gpdat);
  82. udelay(1000);
  83. __raw_writel(0x00200000, &pgpio->gpdat);
  84. udelay(1000);
  85. __raw_writel(0x00000000, &pgpio->gpdir);
  86. #endif
  87. /* Initialize the DDR3 */
  88. sdram_init();
  89. /* copy code to RAM and jump to it - this should not return */
  90. /* NOTE - code has to be copied out of NAND buffer before
  91. * other blocks can be read.
  92. */
  93. relocate_code(CONFIG_SYS_NAND_U_BOOT_RELOC_SP, 0,
  94. CONFIG_SYS_NAND_U_BOOT_RELOC);
  95. }
  96. void board_init_r(gd_t *gd, ulong dest_addr)
  97. {
  98. nand_boot();
  99. }
  100. void putc(char c)
  101. {
  102. if (c == '\n')
  103. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
  104. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
  105. }
  106. void puts(const char *str)
  107. {
  108. while (*str)
  109. putc(*str++);
  110. }