ddr.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. #include "p3060qds.h"
  16. /*
  17. * Fixed sdram init -- doesn't use serial presence detect.
  18. */
  19. phys_size_t fixed_sdram(void)
  20. {
  21. int i;
  22. char buf[32];
  23. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  24. phys_size_t ddr_size;
  25. unsigned int lawbar1_target_id;
  26. ulong ddr_freq, ddr_freq_mhz;
  27. ddr_freq = get_ddr_freq(0);
  28. ddr_freq_mhz = ddr_freq / 1000000;
  29. printf("Configuring DDR for %s MT/s data rate\n",
  30. strmhz(buf, ddr_freq));
  31. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  32. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  33. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  34. memcpy(&ddr_cfg_regs,
  35. fixed_ddr_parm_0[i].ddr_settings,
  36. sizeof(ddr_cfg_regs));
  37. break;
  38. }
  39. }
  40. if (fixed_ddr_parm_0[i].max_freq == 0)
  41. panic("Unsupported DDR data rate %s MT/s data rate\n",
  42. strmhz(buf, ddr_freq));
  43. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  44. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  45. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  46. /*
  47. * setup laws for DDR. If not interleaving, presuming half memory on
  48. * DDR1 and the other half on DDR2
  49. */
  50. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  51. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  52. ddr_size,
  53. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  54. printf("ERROR setting Local Access Windows for DDR\n");
  55. return 0;
  56. }
  57. } else {
  58. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  59. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  60. ddr_size,
  61. lawbar1_target_id) < 0) {
  62. printf("ERROR setting Local Access Windows for DDR\n");
  63. return 0;
  64. }
  65. }
  66. return ddr_size;
  67. }
  68. struct board_specific_params {
  69. u32 n_ranks;
  70. u32 datarate_mhz_high;
  71. u32 clk_adjust;
  72. u32 wrlvl_start;
  73. u32 cpo;
  74. u32 write_data_delay;
  75. u32 force_2T;
  76. };
  77. /*
  78. * This table contains all valid speeds we want to override with board
  79. * specific parameters. datarate_mhz_high values need to be in ascending order
  80. * for each n_ranks group.
  81. */
  82. static const struct board_specific_params udimm[] = {
  83. /*
  84. * memory controller 0
  85. * num| hi| clk| wrlvl | cpo |wrdata|2T
  86. * ranks| mhz|adjst| start | |delay |
  87. */
  88. {4, 850, 4, 6, 0xff, 2, 0},
  89. {4, 950, 5, 7, 0xff, 2, 0},
  90. {4, 1050, 5, 8, 0xff, 2, 0},
  91. {4, 1250, 5, 10, 0xff, 2, 0},
  92. {4, 1350, 5, 11, 0xff, 2, 0},
  93. {4, 1666, 5, 12, 0xff, 2, 0},
  94. {2, 850, 5, 6, 0xff, 2, 0},
  95. {2, 950, 5, 7, 0xff, 2, 0},
  96. {2, 1250, 4, 6, 0xff, 2, 0},
  97. {2, 1350, 5, 7, 0xff, 2, 0},
  98. {2, 1666, 5, 8, 0xff, 2, 0},
  99. {1, 850, 4, 5, 0xff, 2, 0},
  100. {1, 950, 4, 7, 0xff, 2, 0},
  101. {1, 1666, 4, 8, 0xff, 2, 0},
  102. {}
  103. };
  104. static const struct board_specific_params rdimm[] = {
  105. /*
  106. * memory controller 0
  107. * num| hi| clk| wrlvl | cpo |wrdata|2T
  108. * ranks| mhz|adjst| start | |delay |
  109. */
  110. {4, 850, 4, 6, 0xff, 2, 0},
  111. {4, 950, 5, 7, 0xff, 2, 0},
  112. {4, 1050, 5, 8, 0xff, 2, 0},
  113. {4, 1250, 5, 10, 0xff, 2, 0},
  114. {4, 1350, 5, 11, 0xff, 2, 0},
  115. {4, 1666, 5, 12, 0xff, 2, 0},
  116. {2, 850, 4, 6, 0xff, 2, 0},
  117. {2, 1050, 4, 7, 0xff, 2, 0},
  118. {2, 1666, 4, 8, 0xff, 2, 0},
  119. {1, 850, 4, 5, 0xff, 2, 0},
  120. {1, 950, 4, 7, 0xff, 2, 0},
  121. {1, 1666, 4, 8, 0xff, 2, 0},
  122. {}
  123. };
  124. void fsl_ddr_board_options(memctl_options_t *popts,
  125. dimm_params_t *pdimm,
  126. unsigned int ctrl_num)
  127. {
  128. const struct board_specific_params *pbsp, *pbsp_highest = NULL;
  129. ulong ddr_freq;
  130. if (ctrl_num) {
  131. printf("Wrong parameter for controller number %d", ctrl_num);
  132. return;
  133. }
  134. if (!pdimm->n_ranks)
  135. return;
  136. if (popts->registered_dimm_en)
  137. pbsp = rdimm;
  138. else
  139. pbsp = udimm;
  140. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  141. * freqency and n_banks specified in board_specific_parameters table.
  142. */
  143. ddr_freq = get_ddr_freq(0) / 1000000;
  144. while (pbsp->datarate_mhz_high) {
  145. if (pbsp->n_ranks == pdimm->n_ranks) {
  146. if (ddr_freq <= pbsp->datarate_mhz_high) {
  147. popts->cpo_override = pbsp->cpo;
  148. popts->write_data_delay =
  149. pbsp->write_data_delay;
  150. popts->clk_adjust = pbsp->clk_adjust;
  151. popts->wrlvl_start = pbsp->wrlvl_start;
  152. popts->twoT_en = pbsp->force_2T;
  153. goto found;
  154. }
  155. pbsp_highest = pbsp;
  156. }
  157. pbsp++;
  158. }
  159. if (pbsp_highest) {
  160. printf("Error: board specific timing not found "
  161. "for data rate %lu MT/s!\n"
  162. "Trying to use the highest speed (%u) parameters\n",
  163. ddr_freq, pbsp_highest->datarate_mhz_high);
  164. popts->cpo_override = pbsp_highest->cpo;
  165. popts->write_data_delay = pbsp_highest->write_data_delay;
  166. popts->clk_adjust = pbsp_highest->clk_adjust;
  167. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  168. popts->twoT_en = pbsp_highest->force_2T;
  169. } else {
  170. panic("DIMM is not supported by this board");
  171. }
  172. found:
  173. /*
  174. * The datasheet of HMT125U7BFR8C-H9 blocks CL=7 as reservered.
  175. * However SPD still claims CL=7 is supported. Extensive tests
  176. * confirmed this board cannot work stably with CL=7 with this
  177. * particular DIMM.
  178. */
  179. if (ddr_freq >= 800 && ddr_freq < 1066 && \
  180. !strncmp(pdimm[0].mpart, "HMT125U7BFR8C-H9", 16)) {
  181. popts->cas_latency_override = 1;
  182. popts->cas_latency_override_value = 8;
  183. debug("Override CL to 8\n");
  184. }
  185. /*
  186. * Factors to consider for half-strength driver enable:
  187. * - number of DIMMs installed
  188. */
  189. popts->half_strength_driver_enable = 0;
  190. /*
  191. * Write leveling override
  192. */
  193. popts->wrlvl_override = 1;
  194. popts->wrlvl_sample = 0xf;
  195. /*
  196. * Rtt and Rtt_WR override
  197. */
  198. popts->rtt_override = 0;
  199. /* Enable ZQ calibration */
  200. popts->zq_en = 1;
  201. /* DHC_EN =1, ODT = 60 Ohm */
  202. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  203. }
  204. phys_size_t initdram(int board_type)
  205. {
  206. phys_size_t dram_size;
  207. puts("Initializing....");
  208. if (fsl_use_spd()) {
  209. puts("using SPD\n");
  210. dram_size = fsl_ddr_sdram();
  211. } else {
  212. puts("using fixed parameters\n");
  213. dram_size = fixed_sdram();
  214. }
  215. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  216. dram_size *= 0x100000;
  217. debug(" DDR: ");
  218. return dram_size;
  219. }