sti-reset.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (c) 2017
  3. * Patrice Chotard <patrice.chotard@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <errno.h>
  9. #include <wait_bit.h>
  10. #include <dm.h>
  11. #include <reset-uclass.h>
  12. #include <regmap.h>
  13. #include <syscon.h>
  14. #include <dt-bindings/reset/stih407-resets.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. struct sti_reset {
  17. const struct syscfg_reset_controller_data *data;
  18. };
  19. /**
  20. * Reset channel description for a system configuration register based
  21. * reset controller.
  22. *
  23. * @compatible: Compatible string of the syscon containing this
  24. * channel's control and ack (status) bits.
  25. * @reset_offset: Reset register offset in sysconf bank.
  26. * @reset_bit: Bit number in reset register.
  27. * @ack_offset: Ack reset register offset in syscon bank.
  28. * @ack_bit: Bit number in Ack reset register.
  29. */
  30. struct syscfg_reset_channel_data {
  31. const char *compatible;
  32. int reset_offset;
  33. int reset_bit;
  34. int ack_offset;
  35. int ack_bit;
  36. };
  37. /**
  38. * Description of a system configuration register based reset controller.
  39. *
  40. * @wait_for_ack: The controller will wait for reset assert and de-assert to
  41. * be "ack'd" in a channel's ack field.
  42. * @active_low: Are the resets in this controller active low, i.e. clearing
  43. * the reset bit puts the hardware into reset.
  44. * @nr_channels: The number of reset channels in this controller.
  45. * @channels: An array of reset channel descriptions.
  46. */
  47. struct syscfg_reset_controller_data {
  48. bool wait_for_ack;
  49. bool active_low;
  50. int nr_channels;
  51. const struct syscfg_reset_channel_data *channels;
  52. };
  53. /* STiH407 Peripheral powerdown definitions. */
  54. static const char stih407_core[] = "st,stih407-core-syscfg";
  55. static const char stih407_sbc_reg[] = "st,stih407-sbc-reg-syscfg";
  56. static const char stih407_lpm[] = "st,stih407-lpm-syscfg";
  57. #define _SYSCFG_RST_CH(_c, _rr, _rb, _ar, _ab) \
  58. { .compatible = _c, \
  59. .reset_offset = _rr, \
  60. .reset_bit = _rb, \
  61. .ack_offset = _ar, \
  62. .ack_bit = _ab, }
  63. #define _SYSCFG_RST_CH_NO_ACK(_c, _rr, _rb) \
  64. { .compatible = _c, \
  65. .reset_offset = _rr, \
  66. .reset_bit = _rb, }
  67. #define STIH407_SRST_CORE(_reg, _bit) \
  68. _SYSCFG_RST_CH_NO_ACK(stih407_core, _reg, _bit)
  69. #define STIH407_SRST_SBC(_reg, _bit) \
  70. _SYSCFG_RST_CH_NO_ACK(stih407_sbc_reg, _reg, _bit)
  71. #define STIH407_SRST_LPM(_reg, _bit) \
  72. _SYSCFG_RST_CH_NO_ACK(stih407_lpm, _reg, _bit)
  73. #define STIH407_PDN_0(_bit) \
  74. _SYSCFG_RST_CH(stih407_core, SYSCFG_5000, _bit, SYSSTAT_5500, _bit)
  75. #define STIH407_PDN_1(_bit) \
  76. _SYSCFG_RST_CH(stih407_core, SYSCFG_5001, _bit, SYSSTAT_5501, _bit)
  77. #define STIH407_PDN_ETH(_bit, _stat) \
  78. _SYSCFG_RST_CH(stih407_sbc_reg, SYSCFG_4032, _bit, SYSSTAT_4520, _stat)
  79. /* Powerdown requests control 0 */
  80. #define SYSCFG_5000 0x0
  81. #define SYSSTAT_5500 0x7d0
  82. /* Powerdown requests control 1 (High Speed Links) */
  83. #define SYSCFG_5001 0x4
  84. #define SYSSTAT_5501 0x7d4
  85. /* Ethernet powerdown/status/reset */
  86. #define SYSCFG_4032 0x80
  87. #define SYSSTAT_4520 0x820
  88. #define SYSCFG_4002 0x8
  89. static const struct syscfg_reset_channel_data stih407_powerdowns[] = {
  90. [STIH407_EMISS_POWERDOWN] = STIH407_PDN_0(1),
  91. [STIH407_NAND_POWERDOWN] = STIH407_PDN_0(0),
  92. [STIH407_USB3_POWERDOWN] = STIH407_PDN_1(6),
  93. [STIH407_USB2_PORT1_POWERDOWN] = STIH407_PDN_1(5),
  94. [STIH407_USB2_PORT0_POWERDOWN] = STIH407_PDN_1(4),
  95. [STIH407_PCIE1_POWERDOWN] = STIH407_PDN_1(3),
  96. [STIH407_PCIE0_POWERDOWN] = STIH407_PDN_1(2),
  97. [STIH407_SATA1_POWERDOWN] = STIH407_PDN_1(1),
  98. [STIH407_SATA0_POWERDOWN] = STIH407_PDN_1(0),
  99. [STIH407_ETH1_POWERDOWN] = STIH407_PDN_ETH(0, 2),
  100. };
  101. /* Reset Generator control 0/1 */
  102. #define SYSCFG_5128 0x200
  103. #define SYSCFG_5131 0x20c
  104. #define SYSCFG_5132 0x210
  105. #define LPM_SYSCFG_1 0x4 /* Softreset IRB & SBC UART */
  106. static const struct syscfg_reset_channel_data stih407_softresets[] = {
  107. [STIH407_ETH1_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 4),
  108. [STIH407_MMC1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 3),
  109. [STIH407_USB2_PORT0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 28),
  110. [STIH407_USB2_PORT1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 29),
  111. [STIH407_PICOPHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 30),
  112. [STIH407_IRB_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 6),
  113. [STIH407_PCIE0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 6),
  114. [STIH407_PCIE1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 15),
  115. [STIH407_SATA0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 7),
  116. [STIH407_SATA1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 16),
  117. [STIH407_MIPHY0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 4),
  118. [STIH407_MIPHY1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 13),
  119. [STIH407_MIPHY2_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 22),
  120. [STIH407_SATA0_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 5),
  121. [STIH407_SATA1_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 14),
  122. [STIH407_DELTA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 3),
  123. [STIH407_BLITTER_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 10),
  124. [STIH407_HDTVOUT_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 11),
  125. [STIH407_HDQVDP_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 12),
  126. [STIH407_VDP_AUX_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 14),
  127. [STIH407_COMPO_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 15),
  128. [STIH407_HDMI_TX_PHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 21),
  129. [STIH407_JPEG_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 23),
  130. [STIH407_VP8_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 24),
  131. [STIH407_GPU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 30),
  132. [STIH407_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 0),
  133. [STIH407_ERAM_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 1),
  134. [STIH407_LPM_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 2),
  135. [STIH407_KEYSCAN_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 8),
  136. [STIH407_ST231_AUD_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 26),
  137. [STIH407_ST231_DMU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 27),
  138. [STIH407_ST231_GP0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 28),
  139. [STIH407_ST231_GP1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5128, 2),
  140. };
  141. /* PicoPHY reset/control */
  142. #define SYSCFG_5061 0x0f4
  143. static const struct syscfg_reset_channel_data stih407_picophyresets[] = {
  144. [STIH407_PICOPHY0_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 5),
  145. [STIH407_PICOPHY1_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 6),
  146. [STIH407_PICOPHY2_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 7),
  147. };
  148. static const struct
  149. syscfg_reset_controller_data stih407_powerdown_controller = {
  150. .wait_for_ack = true,
  151. .nr_channels = ARRAY_SIZE(stih407_powerdowns),
  152. .channels = stih407_powerdowns,
  153. };
  154. static const struct
  155. syscfg_reset_controller_data stih407_softreset_controller = {
  156. .wait_for_ack = false,
  157. .active_low = true,
  158. .nr_channels = ARRAY_SIZE(stih407_softresets),
  159. .channels = stih407_softresets,
  160. };
  161. static const struct
  162. syscfg_reset_controller_data stih407_picophyreset_controller = {
  163. .wait_for_ack = false,
  164. .nr_channels = ARRAY_SIZE(stih407_picophyresets),
  165. .channels = stih407_picophyresets,
  166. };
  167. phys_addr_t sti_reset_get_regmap(const char *compatible)
  168. {
  169. struct udevice *syscon;
  170. struct regmap *regmap;
  171. int node, ret;
  172. node = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
  173. compatible);
  174. if (node < 0) {
  175. error("unable to find %s node\n", compatible);
  176. return node;
  177. }
  178. ret = uclass_get_device_by_of_offset(UCLASS_SYSCON, node, &syscon);
  179. if (ret) {
  180. error("%s: uclass_get_device_by_of_offset failed: %d\n",
  181. __func__, ret);
  182. return ret;
  183. }
  184. regmap = syscon_get_regmap(syscon);
  185. if (!regmap) {
  186. error("unable to get regmap for %s\n", syscon->name);
  187. return -ENODEV;
  188. }
  189. return regmap->base;
  190. }
  191. static int sti_reset_program_hw(struct reset_ctl *reset_ctl, int assert)
  192. {
  193. struct udevice *dev = reset_ctl->dev;
  194. struct syscfg_reset_controller_data *reset_desc =
  195. (struct syscfg_reset_controller_data *)(dev->driver_data);
  196. struct syscfg_reset_channel_data ch;
  197. phys_addr_t base;
  198. u32 ctrl_val = reset_desc->active_low ? !assert : !!assert;
  199. void __iomem *reg;
  200. /* check if reset id is inside available range */
  201. if (reset_ctl->id >= reset_desc->nr_channels)
  202. return -EINVAL;
  203. /* get reset sysconf register base address */
  204. base = sti_reset_get_regmap(reset_desc->channels[reset_ctl->id].compatible);
  205. ch = reset_desc->channels[reset_ctl->id];
  206. reg = (void __iomem *)base + ch.reset_offset;
  207. if (ctrl_val)
  208. generic_set_bit(ch.reset_bit, reg);
  209. else
  210. generic_clear_bit(ch.reset_bit, reg);
  211. if (!reset_desc->wait_for_ack)
  212. return 0;
  213. reg = (void __iomem *)base + ch.ack_offset;
  214. if (wait_for_bit(__func__, reg, BIT(ch.ack_bit), ctrl_val,
  215. 1000, false)) {
  216. error("Stuck on waiting ack reset_ctl=%p dev=%p id=%lu\n",
  217. reset_ctl, reset_ctl->dev, reset_ctl->id);
  218. return -ETIMEDOUT;
  219. }
  220. return 0;
  221. }
  222. static int sti_reset_request(struct reset_ctl *reset_ctl)
  223. {
  224. return 0;
  225. }
  226. static int sti_reset_free(struct reset_ctl *reset_ctl)
  227. {
  228. return 0;
  229. }
  230. static int sti_reset_assert(struct reset_ctl *reset_ctl)
  231. {
  232. return sti_reset_program_hw(reset_ctl, true);
  233. }
  234. static int sti_reset_deassert(struct reset_ctl *reset_ctl)
  235. {
  236. return sti_reset_program_hw(reset_ctl, false);
  237. }
  238. struct reset_ops sti_reset_ops = {
  239. .request = sti_reset_request,
  240. .free = sti_reset_free,
  241. .rst_assert = sti_reset_assert,
  242. .rst_deassert = sti_reset_deassert,
  243. };
  244. static int sti_reset_probe(struct udevice *dev)
  245. {
  246. struct sti_reset *priv = dev_get_priv(dev);
  247. priv->data = (void *)dev_get_driver_data(dev);
  248. return 0;
  249. }
  250. static const struct udevice_id sti_reset_ids[] = {
  251. {
  252. .compatible = "st,stih407-picophyreset",
  253. .data = (ulong)&stih407_picophyreset_controller,
  254. },
  255. {
  256. .compatible = "st,stih407-powerdown",
  257. .data = (ulong)&stih407_powerdown_controller,
  258. },
  259. {
  260. .compatible = "st,stih407-softreset",
  261. .data = (ulong)&stih407_softreset_controller,
  262. },
  263. { }
  264. };
  265. U_BOOT_DRIVER(sti_reset) = {
  266. .name = "sti_reset",
  267. .id = UCLASS_RESET,
  268. .of_match = sti_reset_ids,
  269. .probe = sti_reset_probe,
  270. .priv_auto_alloc_size = sizeof(struct sti_reset),
  271. .ops = &sti_reset_ops,
  272. };