zynq_gem.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <net.h>
  13. #include <netdev.h>
  14. #include <config.h>
  15. #include <fdtdec.h>
  16. #include <libfdt.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <watchdog.h>
  22. #include <asm/system.h>
  23. #include <asm/arch/hardware.h>
  24. #include <asm/arch/sys_proto.h>
  25. #if !defined(CONFIG_PHYLIB)
  26. # error XILINX_GEM_ETHERNET requires PHYLIB
  27. #endif
  28. /* Bit/mask specification */
  29. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  32. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  33. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  34. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  35. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  36. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  37. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  38. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  39. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  40. /* Wrap bit, last descriptor */
  41. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  42. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  43. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  44. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  45. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  46. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  47. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  48. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  49. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  50. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  51. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
  52. #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
  53. #ifdef CONFIG_ARM64
  54. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  55. #else
  56. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  57. #endif
  58. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  59. ZYNQ_GEM_NWCFG_FDEN | \
  60. ZYNQ_GEM_NWCFG_FSREM | \
  61. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  62. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  63. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  64. /* Use full configured addressable space (8 Kb) */
  65. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  66. /* Use full configured addressable space (4 Kb) */
  67. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  68. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  69. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  70. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  71. ZYNQ_GEM_DMACR_RXSIZE | \
  72. ZYNQ_GEM_DMACR_TXSIZE | \
  73. ZYNQ_GEM_DMACR_RXBUF)
  74. /* Use MII register 1 (MII status register) to detect PHY */
  75. #define PHY_DETECT_REG 1
  76. /* Mask used to verify certain PHY features (or register contents)
  77. * in the register above:
  78. * 0x1000: 10Mbps full duplex support
  79. * 0x0800: 10Mbps half duplex support
  80. * 0x0008: Auto-negotiation support
  81. */
  82. #define PHY_DETECT_MASK 0x1808
  83. /* TX BD status masks */
  84. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  85. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  86. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  87. /* Clock frequencies for different speeds */
  88. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  89. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  90. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  91. /* Device registers */
  92. struct zynq_gem_regs {
  93. u32 nwctrl; /* Network Control reg */
  94. u32 nwcfg; /* Network Config reg */
  95. u32 nwsr; /* Network Status reg */
  96. u32 reserved1;
  97. u32 dmacr; /* DMA Control reg */
  98. u32 txsr; /* TX Status reg */
  99. u32 rxqbase; /* RX Q Base address reg */
  100. u32 txqbase; /* TX Q Base address reg */
  101. u32 rxsr; /* RX Status reg */
  102. u32 reserved2[2];
  103. u32 idr; /* Interrupt Disable reg */
  104. u32 reserved3;
  105. u32 phymntnc; /* Phy Maintaince reg */
  106. u32 reserved4[18];
  107. u32 hashl; /* Hash Low address reg */
  108. u32 hashh; /* Hash High address reg */
  109. #define LADDR_LOW 0
  110. #define LADDR_HIGH 1
  111. u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */
  112. u32 match[4]; /* Type ID1 Match reg */
  113. u32 reserved6[18];
  114. u32 stat[44]; /* Octects transmitted Low reg - stat start */
  115. };
  116. /* BD descriptors */
  117. struct emac_bd {
  118. u32 addr; /* Next descriptor pointer */
  119. u32 status;
  120. };
  121. #define RX_BUF 32
  122. /* Page table entries are set to 1MB, or multiples of 1MB
  123. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  124. */
  125. #define BD_SPACE 0x100000
  126. /* BD separation space */
  127. #define BD_SEPRN_SPACE 64
  128. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  129. struct zynq_gem_priv {
  130. struct emac_bd *tx_bd;
  131. struct emac_bd *rx_bd;
  132. char *rxbuffers;
  133. u32 rxbd_current;
  134. u32 rx_first_buf;
  135. int phyaddr;
  136. u32 emio;
  137. int init;
  138. struct phy_device *phydev;
  139. struct mii_dev *bus;
  140. };
  141. static inline int mdio_wait(struct eth_device *dev)
  142. {
  143. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  144. u32 timeout = 20000;
  145. /* Wait till MDIO interface is ready to accept a new transaction. */
  146. while (--timeout) {
  147. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  148. break;
  149. WATCHDOG_RESET();
  150. }
  151. if (!timeout) {
  152. printf("%s: Timeout\n", __func__);
  153. return 1;
  154. }
  155. return 0;
  156. }
  157. static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
  158. u32 op, u16 *data)
  159. {
  160. u32 mgtcr;
  161. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  162. if (mdio_wait(dev))
  163. return 1;
  164. /* Construct mgtcr mask for the operation */
  165. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  166. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  167. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  168. /* Write mgtcr and wait for completion */
  169. writel(mgtcr, &regs->phymntnc);
  170. if (mdio_wait(dev))
  171. return 1;
  172. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  173. *data = readl(&regs->phymntnc);
  174. return 0;
  175. }
  176. static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
  177. {
  178. return phy_setup_op(dev, phy_addr, regnum,
  179. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  180. }
  181. static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
  182. {
  183. return phy_setup_op(dev, phy_addr, regnum,
  184. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  185. }
  186. static void phy_detection(struct eth_device *dev)
  187. {
  188. int i;
  189. u16 phyreg;
  190. struct zynq_gem_priv *priv = dev->priv;
  191. if (priv->phyaddr != -1) {
  192. phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  193. if ((phyreg != 0xFFFF) &&
  194. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  195. /* Found a valid PHY address */
  196. debug("Default phy address %d is valid\n",
  197. priv->phyaddr);
  198. return;
  199. } else {
  200. debug("PHY address is not setup correctly %d\n",
  201. priv->phyaddr);
  202. priv->phyaddr = -1;
  203. }
  204. }
  205. debug("detecting phy address\n");
  206. if (priv->phyaddr == -1) {
  207. /* detect the PHY address */
  208. for (i = 31; i >= 0; i--) {
  209. phyread(dev, i, PHY_DETECT_REG, &phyreg);
  210. if ((phyreg != 0xFFFF) &&
  211. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  212. /* Found a valid PHY address */
  213. priv->phyaddr = i;
  214. debug("Found valid phy address, %d\n", i);
  215. return;
  216. }
  217. }
  218. }
  219. printf("PHY is not detected\n");
  220. }
  221. static int zynq_gem_setup_mac(struct eth_device *dev)
  222. {
  223. u32 i, macaddrlow, macaddrhigh;
  224. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  225. /* Set the MAC bits [31:0] in BOT */
  226. macaddrlow = dev->enetaddr[0];
  227. macaddrlow |= dev->enetaddr[1] << 8;
  228. macaddrlow |= dev->enetaddr[2] << 16;
  229. macaddrlow |= dev->enetaddr[3] << 24;
  230. /* Set MAC bits [47:32] in TOP */
  231. macaddrhigh = dev->enetaddr[4];
  232. macaddrhigh |= dev->enetaddr[5] << 8;
  233. for (i = 0; i < 4; i++) {
  234. writel(0, &regs->laddr[i][LADDR_LOW]);
  235. writel(0, &regs->laddr[i][LADDR_HIGH]);
  236. /* Do not use MATCHx register */
  237. writel(0, &regs->match[i]);
  238. }
  239. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  240. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  241. return 0;
  242. }
  243. static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
  244. {
  245. u32 i;
  246. unsigned long clk_rate = 0;
  247. struct phy_device *phydev;
  248. const u32 stat_size = (sizeof(struct zynq_gem_regs) -
  249. offsetof(struct zynq_gem_regs, stat)) / 4;
  250. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  251. struct zynq_gem_priv *priv = dev->priv;
  252. const u32 supported = SUPPORTED_10baseT_Half |
  253. SUPPORTED_10baseT_Full |
  254. SUPPORTED_100baseT_Half |
  255. SUPPORTED_100baseT_Full |
  256. SUPPORTED_1000baseT_Half |
  257. SUPPORTED_1000baseT_Full;
  258. if (!priv->init) {
  259. /* Disable all interrupts */
  260. writel(0xFFFFFFFF, &regs->idr);
  261. /* Disable the receiver & transmitter */
  262. writel(0, &regs->nwctrl);
  263. writel(0, &regs->txsr);
  264. writel(0, &regs->rxsr);
  265. writel(0, &regs->phymntnc);
  266. /* Clear the Hash registers for the mac address
  267. * pointed by AddressPtr
  268. */
  269. writel(0x0, &regs->hashl);
  270. /* Write bits [63:32] in TOP */
  271. writel(0x0, &regs->hashh);
  272. /* Clear all counters */
  273. for (i = 0; i <= stat_size; i++)
  274. readl(&regs->stat[i]);
  275. /* Setup RxBD space */
  276. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  277. for (i = 0; i < RX_BUF; i++) {
  278. priv->rx_bd[i].status = 0xF0000000;
  279. priv->rx_bd[i].addr =
  280. ((u32)(priv->rxbuffers) +
  281. (i * PKTSIZE_ALIGN));
  282. }
  283. /* WRAP bit to last BD */
  284. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  285. /* Write RxBDs to IP */
  286. writel((u32)priv->rx_bd, &regs->rxqbase);
  287. /* Setup for DMA Configuration register */
  288. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  289. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  290. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  291. priv->init++;
  292. }
  293. phy_detection(dev);
  294. /* interface - look at tsec */
  295. phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  296. PHY_INTERFACE_MODE_MII);
  297. phydev->supported = supported | ADVERTISED_Pause |
  298. ADVERTISED_Asym_Pause;
  299. phydev->advertising = phydev->supported;
  300. priv->phydev = phydev;
  301. phy_config(phydev);
  302. phy_startup(phydev);
  303. if (!phydev->link) {
  304. printf("%s: No link.\n", phydev->dev->name);
  305. return -1;
  306. }
  307. switch (phydev->speed) {
  308. case SPEED_1000:
  309. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  310. &regs->nwcfg);
  311. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  312. break;
  313. case SPEED_100:
  314. clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
  315. ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
  316. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  317. break;
  318. case SPEED_10:
  319. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  320. break;
  321. }
  322. /* Change the rclk and clk only not using EMIO interface */
  323. if (!priv->emio)
  324. zynq_slcr_gem_clk_setup(dev->iobase !=
  325. ZYNQ_GEM_BASEADDR0, clk_rate);
  326. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  327. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  328. return 0;
  329. }
  330. static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
  331. {
  332. u32 addr, size;
  333. struct zynq_gem_priv *priv = dev->priv;
  334. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  335. /* setup BD */
  336. writel((u32)priv->tx_bd, &regs->txqbase);
  337. /* Setup Tx BD */
  338. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  339. priv->tx_bd->addr = (u32)ptr;
  340. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  341. ZYNQ_GEM_TXBUF_LAST_MASK |
  342. ZYNQ_GEM_TXBUF_WRAP_MASK;
  343. addr = (u32) ptr;
  344. addr &= ~(ARCH_DMA_MINALIGN - 1);
  345. size = roundup(len, ARCH_DMA_MINALIGN);
  346. flush_dcache_range(addr, addr + size);
  347. addr = (u32)priv->rxbuffers;
  348. addr &= ~(ARCH_DMA_MINALIGN - 1);
  349. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  350. flush_dcache_range(addr, addr + size);
  351. barrier();
  352. /* Start transmit */
  353. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  354. /* Read TX BD status */
  355. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_UNDERRUN)
  356. printf("TX underrun\n");
  357. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  358. printf("TX buffers exhausted in mid frame\n");
  359. return 0;
  360. }
  361. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  362. static int zynq_gem_recv(struct eth_device *dev)
  363. {
  364. int frame_len;
  365. struct zynq_gem_priv *priv = dev->priv;
  366. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  367. struct emac_bd *first_bd;
  368. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  369. return 0;
  370. if (!(current_bd->status &
  371. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  372. printf("GEM: SOF or EOF not set for last buffer received!\n");
  373. return 0;
  374. }
  375. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  376. if (frame_len) {
  377. u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  378. addr &= ~(ARCH_DMA_MINALIGN - 1);
  379. net_process_received_packet((u8 *)addr, frame_len);
  380. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
  381. priv->rx_first_buf = priv->rxbd_current;
  382. else {
  383. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  384. current_bd->status = 0xF0000000; /* FIXME */
  385. }
  386. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  387. first_bd = &priv->rx_bd[priv->rx_first_buf];
  388. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  389. first_bd->status = 0xF0000000;
  390. }
  391. if ((++priv->rxbd_current) >= RX_BUF)
  392. priv->rxbd_current = 0;
  393. }
  394. return frame_len;
  395. }
  396. static void zynq_gem_halt(struct eth_device *dev)
  397. {
  398. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  399. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  400. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  401. }
  402. static int zynq_gem_miiphyread(const char *devname, uchar addr,
  403. uchar reg, ushort *val)
  404. {
  405. struct eth_device *dev = eth_get_dev();
  406. int ret;
  407. ret = phyread(dev, addr, reg, val);
  408. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
  409. return ret;
  410. }
  411. static int zynq_gem_miiphy_write(const char *devname, uchar addr,
  412. uchar reg, ushort val)
  413. {
  414. struct eth_device *dev = eth_get_dev();
  415. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
  416. return phywrite(dev, addr, reg, val);
  417. }
  418. int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
  419. int phy_addr, u32 emio)
  420. {
  421. struct eth_device *dev;
  422. struct zynq_gem_priv *priv;
  423. void *bd_space;
  424. dev = calloc(1, sizeof(*dev));
  425. if (dev == NULL)
  426. return -1;
  427. dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
  428. if (dev->priv == NULL) {
  429. free(dev);
  430. return -1;
  431. }
  432. priv = dev->priv;
  433. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  434. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  435. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  436. /* Align bd_space to MMU_SECTION_SHIFT */
  437. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  438. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  439. BD_SPACE, DCACHE_OFF);
  440. /* Initialize the bd spaces for tx and rx bd's */
  441. priv->tx_bd = (struct emac_bd *)bd_space;
  442. priv->rx_bd = (struct emac_bd *)((u32)bd_space + BD_SEPRN_SPACE);
  443. priv->phyaddr = phy_addr;
  444. priv->emio = emio;
  445. sprintf(dev->name, "Gem.%lx", base_addr);
  446. dev->iobase = base_addr;
  447. dev->init = zynq_gem_init;
  448. dev->halt = zynq_gem_halt;
  449. dev->send = zynq_gem_send;
  450. dev->recv = zynq_gem_recv;
  451. dev->write_hwaddr = zynq_gem_setup_mac;
  452. eth_register(dev);
  453. miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
  454. priv->bus = miiphy_get_dev_by_name(dev->name);
  455. return 1;
  456. }
  457. #ifdef CONFIG_OF_CONTROL
  458. int zynq_gem_of_init(const void *blob)
  459. {
  460. int offset = 0;
  461. u32 ret = 0;
  462. u32 reg, phy_reg;
  463. debug("ZYNQ GEM: Initialization\n");
  464. do {
  465. offset = fdt_node_offset_by_compatible(blob, offset,
  466. "xlnx,ps7-ethernet-1.00.a");
  467. if (offset != -1) {
  468. reg = fdtdec_get_addr(blob, offset, "reg");
  469. if (reg != FDT_ADDR_T_NONE) {
  470. offset = fdtdec_lookup_phandle(blob, offset,
  471. "phy-handle");
  472. if (offset != -1)
  473. phy_reg = fdtdec_get_addr(blob, offset,
  474. "reg");
  475. else
  476. phy_reg = 0;
  477. debug("ZYNQ GEM: addr %x, phyaddr %x\n",
  478. reg, phy_reg);
  479. ret |= zynq_gem_initialize(NULL, reg,
  480. phy_reg, 0);
  481. } else {
  482. debug("ZYNQ GEM: Can't get base address\n");
  483. return -1;
  484. }
  485. }
  486. } while (offset != -1);
  487. return ret;
  488. }
  489. #endif