rcar_i2c.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * drivers/i2c/rcar_i2c.c
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <i2c.h>
  11. #include <asm/io.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. struct rcar_i2c {
  14. u32 icscr;
  15. u32 icmcr;
  16. u32 icssr;
  17. u32 icmsr;
  18. u32 icsier;
  19. u32 icmier;
  20. u32 icccr;
  21. u32 icsar;
  22. u32 icmar;
  23. u32 icrxdtxd;
  24. u32 icccr2;
  25. u32 icmpr;
  26. u32 ichpr;
  27. u32 iclpr;
  28. };
  29. #define MCR_MDBS 0x80 /* non-fifo mode switch */
  30. #define MCR_FSCL 0x40 /* override SCL pin */
  31. #define MCR_FSDA 0x20 /* override SDA pin */
  32. #define MCR_OBPC 0x10 /* override pins */
  33. #define MCR_MIE 0x08 /* master if enable */
  34. #define MCR_TSBE 0x04
  35. #define MCR_FSB 0x02 /* force stop bit */
  36. #define MCR_ESG 0x01 /* en startbit gen. */
  37. #define MSR_MASK 0x7f
  38. #define MSR_MNR 0x40 /* nack received */
  39. #define MSR_MAL 0x20 /* arbitration lost */
  40. #define MSR_MST 0x10 /* sent a stop */
  41. #define MSR_MDE 0x08
  42. #define MSR_MDT 0x04
  43. #define MSR_MDR 0x02
  44. #define MSR_MAT 0x01 /* slave addr xfer done */
  45. static const struct rcar_i2c *i2c_dev[CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS] = {
  46. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C0_BASE,
  47. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C1_BASE,
  48. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C2_BASE,
  49. (struct rcar_i2c *)CONFIG_SYS_RCAR_I2C3_BASE,
  50. };
  51. static void rcar_i2c_raw_rw_common(struct rcar_i2c *dev, u8 chip, uint addr)
  52. {
  53. /* set slave address */
  54. writel(chip << 1, &dev->icmar);
  55. /* set register address */
  56. writel(addr, &dev->icrxdtxd);
  57. /* clear status */
  58. writel(0, &dev->icmsr);
  59. /* start master send */
  60. writel(MCR_MDBS | MCR_MIE | MCR_ESG, &dev->icmcr);
  61. while ((readl(&dev->icmsr) & (MSR_MAT | MSR_MDE))
  62. != (MSR_MAT | MSR_MDE))
  63. udelay(10);
  64. /* clear ESG */
  65. writel(MCR_MDBS | MCR_MIE, &dev->icmcr);
  66. /* start SCLclk */
  67. writel(~(MSR_MAT | MSR_MDE), &dev->icmsr);
  68. while (!(readl(&dev->icmsr) & MSR_MDE))
  69. udelay(10);
  70. }
  71. static void rcar_i2c_raw_rw_finish(struct rcar_i2c *dev)
  72. {
  73. while (!(readl(&dev->icmsr) & MSR_MST))
  74. udelay(10);
  75. writel(0, &dev->icmcr);
  76. }
  77. static int
  78. rcar_i2c_raw_write(struct rcar_i2c *dev, u8 chip, uint addr, u8 *val, int size)
  79. {
  80. rcar_i2c_raw_rw_common(dev, chip, addr);
  81. /* set send date */
  82. writel(*val, &dev->icrxdtxd);
  83. /* start SCLclk */
  84. writel(~MSR_MDE, &dev->icmsr);
  85. while (!(readl(&dev->icmsr) & MSR_MDE))
  86. udelay(10);
  87. /* set stop condition */
  88. writel(MCR_MDBS | MCR_MIE | MCR_FSB, &dev->icmcr);
  89. /* start SCLclk */
  90. writel(~MSR_MDE, &dev->icmsr);
  91. rcar_i2c_raw_rw_finish(dev);
  92. return 0;
  93. }
  94. static u8
  95. rcar_i2c_raw_read(struct rcar_i2c *dev, u8 chip, uint addr)
  96. {
  97. u8 ret;
  98. rcar_i2c_raw_rw_common(dev, chip, addr);
  99. /* set slave address, receive */
  100. writel((chip << 1) | 1, &dev->icmar);
  101. /* start master receive */
  102. writel(MCR_MDBS | MCR_MIE | MCR_ESG, &dev->icmcr);
  103. while ((readl(&dev->icmsr) & (MSR_MAT | MSR_MDR))
  104. != (MSR_MAT | MSR_MDR))
  105. udelay(10);
  106. /* clear ESG */
  107. writel(MCR_MDBS | MCR_MIE, &dev->icmcr);
  108. /* prepare stop condition */
  109. writel(MCR_MDBS | MCR_MIE | MCR_FSB, &dev->icmcr);
  110. /* start SCLclk */
  111. writel(~(MSR_MAT | MSR_MDR), &dev->icmsr);
  112. while (!(readl(&dev->icmsr) & MSR_MDR))
  113. udelay(10);
  114. /* get receive data */
  115. ret = (u8)readl(&dev->icrxdtxd);
  116. /* start SCLclk */
  117. writel(~MSR_MDR, &dev->icmsr);
  118. rcar_i2c_raw_rw_finish(dev);
  119. return ret;
  120. }
  121. /*
  122. * SCL = iicck / (20 + SCGD * 8 + F[(ticf + tr + intd) * iicck])
  123. * iicck : I2C internal clock < 20 MHz
  124. * ticf : I2C SCL falling time: 35 ns
  125. * tr : I2C SCL rising time: 200 ns
  126. * intd : LSI internal delay: I2C0: 50 ns I2C1-3: 5
  127. * F[n] : n rounded up to an integer
  128. */
  129. static u32 rcar_clock_gen(int i2c_no, u32 bus_speed)
  130. {
  131. u32 iicck, f, scl, scgd;
  132. u32 intd = 5;
  133. int bit = 0, cdf_width = 3;
  134. for (bit = 0; bit < (1 << cdf_width); bit++) {
  135. iicck = CONFIG_HP_CLK_FREQ / (1 + bit);
  136. if (iicck < 20000000)
  137. break;
  138. }
  139. if (bit > (1 << cdf_width)) {
  140. puts("rcar-i2c: Can not get CDF\n");
  141. return 0;
  142. }
  143. if (i2c_no == 0)
  144. intd = 50;
  145. f = (35 + 200 + intd) * (iicck / 1000000000);
  146. for (scgd = 0; scgd < 0x40; scgd++) {
  147. scl = iicck / (20 + (scgd * 8) + f);
  148. if (scl <= bus_speed)
  149. break;
  150. }
  151. if (scgd > 0x40) {
  152. puts("rcar-i2c: Can not get SDGB\n");
  153. return 0;
  154. }
  155. debug("%s: scl: %d\n", __func__, scl);
  156. debug("%s: bit %x\n", __func__, bit);
  157. debug("%s: scgd %x\n", __func__, scgd);
  158. debug("%s: iccr %x\n", __func__, (scgd << (cdf_width) | bit));
  159. return scgd << (cdf_width) | bit;
  160. }
  161. static void
  162. rcar_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd)
  163. {
  164. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  165. u32 icccr = 0;
  166. /* No i2c support prior to relocation */
  167. if (!(gd->flags & GD_FLG_RELOC))
  168. return;
  169. /*
  170. * reset slave mode.
  171. * slave mode is not used on this driver
  172. */
  173. writel(0, &dev->icsier);
  174. writel(0, &dev->icsar);
  175. writel(0, &dev->icscr);
  176. writel(0, &dev->icssr);
  177. /* reset master mode */
  178. writel(0, &dev->icmier);
  179. writel(0, &dev->icmcr);
  180. writel(0, &dev->icmsr);
  181. writel(0, &dev->icmar);
  182. icccr = rcar_clock_gen(adap->hwadapnr, adap->speed);
  183. if (icccr == 0)
  184. puts("I2C: Init failed\n");
  185. else
  186. writel(icccr, &dev->icccr);
  187. }
  188. static int rcar_i2c_read(struct i2c_adapter *adap, uint8_t chip,
  189. uint addr, int alen, u8 *data, int len)
  190. {
  191. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  192. int i;
  193. for (i = 0; i < len; i++)
  194. data[i] = rcar_i2c_raw_read(dev, chip, addr + i);
  195. return 0;
  196. }
  197. static int rcar_i2c_write(struct i2c_adapter *adap, uint8_t chip, uint addr,
  198. int alen, u8 *data, int len)
  199. {
  200. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  201. return rcar_i2c_raw_write(dev, chip, addr, data, len);
  202. }
  203. static int
  204. rcar_i2c_probe(struct i2c_adapter *adap, u8 dev)
  205. {
  206. return rcar_i2c_read(adap, dev, 0, 0, NULL, 0);
  207. }
  208. static unsigned int rcar_i2c_set_bus_speed(struct i2c_adapter *adap,
  209. unsigned int speed)
  210. {
  211. struct rcar_i2c *dev = (struct rcar_i2c *)i2c_dev[adap->hwadapnr];
  212. u32 icccr;
  213. int ret = 0;
  214. rcar_i2c_raw_rw_finish(dev);
  215. icccr = rcar_clock_gen(adap->hwadapnr, speed);
  216. if (icccr == 0) {
  217. puts("I2C: Init failed\n");
  218. ret = -1;
  219. } else {
  220. writel(icccr, &dev->icccr);
  221. }
  222. return ret;
  223. }
  224. /*
  225. * Register RCAR i2c adapters
  226. */
  227. U_BOOT_I2C_ADAP_COMPLETE(rcar_0, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  228. rcar_i2c_write, rcar_i2c_set_bus_speed,
  229. CONFIG_SYS_RCAR_I2C0_SPEED, 0, 0)
  230. U_BOOT_I2C_ADAP_COMPLETE(rcar_1, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  231. rcar_i2c_write, rcar_i2c_set_bus_speed,
  232. CONFIG_SYS_RCAR_I2C1_SPEED, 0, 1)
  233. U_BOOT_I2C_ADAP_COMPLETE(rcar_2, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  234. rcar_i2c_write, rcar_i2c_set_bus_speed,
  235. CONFIG_SYS_RCAR_I2C2_SPEED, 0, 2)
  236. U_BOOT_I2C_ADAP_COMPLETE(rcar_3, rcar_i2c_init, rcar_i2c_probe, rcar_i2c_read,
  237. rcar_i2c_write, rcar_i2c_set_bus_speed,
  238. CONFIG_SYS_RCAR_I2C3_SPEED, 0, 3)