cpu_init.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <watchdog.h>
  9. #include <mpc8xx.h>
  10. #include <commproc.h>
  11. #if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
  12. DECLARE_GLOBAL_DATA_PTR;
  13. #endif
  14. #if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
  15. defined(CONFIG_SYS_SMC_UCODE_PATCH)
  16. void cpm_load_patch (volatile immap_t * immr);
  17. #endif
  18. /*
  19. * Breath some life into the CPU...
  20. *
  21. * Set up the memory map,
  22. * initialize a bunch of registers,
  23. * initialize the UPM's
  24. */
  25. void cpu_init_f (volatile immap_t * immr)
  26. {
  27. volatile memctl8xx_t *memctl = &immr->im_memctl;
  28. # ifdef CONFIG_SYS_PLPRCR
  29. ulong mfmask;
  30. # endif
  31. ulong reg;
  32. /* SYPCR - contains watchdog control (11-9) */
  33. immr->im_siu_conf.sc_sypcr = CONFIG_SYS_SYPCR;
  34. #if defined(CONFIG_WATCHDOG)
  35. reset_8xx_watchdog (immr);
  36. #endif /* CONFIG_WATCHDOG */
  37. /* SIUMCR - contains debug pin configuration (11-6) */
  38. immr->im_siu_conf.sc_siumcr |= CONFIG_SYS_SIUMCR;
  39. /* initialize timebase status and control register (11-26) */
  40. /* unlock TBSCRK */
  41. immr->im_sitk.sitk_tbscrk = KAPWR_KEY;
  42. immr->im_sit.sit_tbscr = CONFIG_SYS_TBSCR;
  43. /* initialize the PIT (11-31) */
  44. immr->im_sitk.sitk_piscrk = KAPWR_KEY;
  45. immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
  46. /* System integration timers. Don't change EBDF! (15-27) */
  47. immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
  48. reg = immr->im_clkrst.car_sccr;
  49. reg &= SCCR_MASK;
  50. reg |= CONFIG_SYS_SCCR;
  51. immr->im_clkrst.car_sccr = reg;
  52. /* PLL (CPU clock) settings (15-30) */
  53. immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
  54. /* If CONFIG_SYS_PLPRCR (set in the various *_config.h files) tries to
  55. * set the MF field, then just copy CONFIG_SYS_PLPRCR over car_plprcr,
  56. * otherwise OR in CONFIG_SYS_PLPRCR so we do not change the current MF
  57. * field value.
  58. *
  59. * For newer (starting MPC866) chips PLPRCR layout is different.
  60. */
  61. #ifdef CONFIG_SYS_PLPRCR
  62. if (get_immr(0xFFFF) >= MPC8xx_NEW_CLK)
  63. mfmask = PLPRCR_MFACT_MSK;
  64. else
  65. mfmask = PLPRCR_MF_MSK;
  66. if ((CONFIG_SYS_PLPRCR & mfmask) != 0)
  67. reg = CONFIG_SYS_PLPRCR; /* reset control bits */
  68. else {
  69. reg = immr->im_clkrst.car_plprcr;
  70. reg &= mfmask; /* isolate MF-related fields */
  71. reg |= CONFIG_SYS_PLPRCR; /* reset control bits */
  72. }
  73. immr->im_clkrst.car_plprcr = reg;
  74. #endif
  75. /*
  76. * Memory Controller:
  77. */
  78. /* perform BR0 reset that MPC850 Rev. A can't guarantee */
  79. reg = memctl->memc_br0;
  80. reg &= BR_PS_MSK; /* Clear everything except Port Size bits */
  81. reg |= BR_V; /* then add just the "Bank Valid" bit */
  82. memctl->memc_br0 = reg;
  83. /* Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
  84. * preliminary addresses - these have to be modified later
  85. * when FLASH size has been determined
  86. *
  87. * Depending on the size of the memory region defined by
  88. * CONFIG_SYS_OR0_REMAP some boards (wide address mask) allow to map the
  89. * CONFIG_SYS_MONITOR_BASE, while others (narrower address mask) can't
  90. * map CONFIG_SYS_MONITOR_BASE.
  91. *
  92. * For example, for CONFIG_IVMS8, the CONFIG_SYS_MONITOR_BASE is
  93. * 0xff000000, but CONFIG_SYS_OR0_REMAP's address mask is 0xfff80000.
  94. *
  95. * If BR0 wasn't loaded with address base 0xff000000, then BR0's
  96. * base address remains as 0x00000000. However, the address mask
  97. * have been narrowed to 512Kb, so CONFIG_SYS_MONITOR_BASE wasn't mapped
  98. * into the Bank0.
  99. *
  100. * This is why CONFIG_IVMS8 and similar boards must load BR0 with
  101. * CONFIG_SYS_BR0_PRELIM in advance.
  102. *
  103. * [Thanks to Michael Liao for this explanation.
  104. * I owe him a free beer. - wd]
  105. */
  106. #if defined(CONFIG_IP860) || \
  107. defined(CONFIG_IVML24) || \
  108. defined(CONFIG_IVMS8) || \
  109. defined(CONFIG_RMU)
  110. memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
  111. #endif
  112. #if defined(CONFIG_SYS_OR0_REMAP)
  113. memctl->memc_or0 = CONFIG_SYS_OR0_REMAP;
  114. #endif
  115. #if defined(CONFIG_SYS_OR1_REMAP)
  116. memctl->memc_or1 = CONFIG_SYS_OR1_REMAP;
  117. #endif
  118. #if defined(CONFIG_SYS_OR5_REMAP)
  119. memctl->memc_or5 = CONFIG_SYS_OR5_REMAP;
  120. #endif
  121. /* now restrict to preliminary range */
  122. memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
  123. memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
  124. #if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
  125. memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
  126. memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
  127. #endif
  128. #if defined(CONFIG_IP860) /* disable CS0 now that Flash is mapped on CS1 */
  129. memctl->memc_br0 = 0;
  130. #endif
  131. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  132. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
  133. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  134. #endif
  135. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  136. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  137. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  138. #endif
  139. #if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
  140. memctl->memc_or4 = CONFIG_SYS_OR4_PRELIM;
  141. memctl->memc_br4 = CONFIG_SYS_BR4_PRELIM;
  142. #endif
  143. #if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
  144. memctl->memc_or5 = CONFIG_SYS_OR5_PRELIM;
  145. memctl->memc_br5 = CONFIG_SYS_BR5_PRELIM;
  146. #endif
  147. #if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
  148. memctl->memc_or6 = CONFIG_SYS_OR6_PRELIM;
  149. memctl->memc_br6 = CONFIG_SYS_BR6_PRELIM;
  150. #endif
  151. #if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
  152. memctl->memc_or7 = CONFIG_SYS_OR7_PRELIM;
  153. memctl->memc_br7 = CONFIG_SYS_BR7_PRELIM;
  154. #endif
  155. /*
  156. * Reset CPM
  157. */
  158. immr->im_cpm.cp_cpcr = CPM_CR_RST | CPM_CR_FLG;
  159. do { /* Spin until command processed */
  160. __asm__ ("eieio");
  161. } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
  162. #ifdef CONFIG_SYS_RCCR /* must be done before cpm_load_patch() */
  163. /* write config value */
  164. immr->im_cpm.cp_rccr = CONFIG_SYS_RCCR;
  165. #endif
  166. #if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
  167. defined(CONFIG_SYS_SMC_UCODE_PATCH)
  168. cpm_load_patch (immr); /* load mpc8xx microcode patch */
  169. #endif
  170. }
  171. /*
  172. * initialize higher level parts of CPU like timers
  173. */
  174. int cpu_init_r (void)
  175. {
  176. #if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
  177. bd_t *bd = gd->bd;
  178. volatile immap_t *immr = (volatile immap_t *) (bd->bi_immr_base);
  179. #endif
  180. #ifdef CONFIG_SYS_RTCSC
  181. /* Unlock RTSC register */
  182. immr->im_sitk.sitk_rtcsck = KAPWR_KEY;
  183. /* write config value */
  184. immr->im_sit.sit_rtcsc = CONFIG_SYS_RTCSC;
  185. #endif
  186. #ifdef CONFIG_SYS_RMDS
  187. /* write config value */
  188. immr->im_cpm.cp_rmds = CONFIG_SYS_RMDS;
  189. #endif
  190. return (0);
  191. }