efikamx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * Copyright (C) 2009 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  4. * Copyright (C) 2009-2012 Genesi USA, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/iomux-mx51.h>
  27. #include <asm/gpio.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <i2c.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <pmic.h>
  35. #include <fsl_pmic.h>
  36. #include <mc13892.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. /*
  39. * Compile-time error checking
  40. */
  41. #ifndef CONFIG_MXC_SPI
  42. #error "CONFIG_MXC_SPI not set, this is essential for board's operation!"
  43. #endif
  44. /*
  45. * Board revisions
  46. *
  47. * Note that we get these revisions here for convenience, but we only set
  48. * up for the production model Smarttop (1.3) and Smartbook (2.0).
  49. *
  50. */
  51. #define EFIKAMX_BOARD_REV_11 0x1
  52. #define EFIKAMX_BOARD_REV_12 0x2
  53. #define EFIKAMX_BOARD_REV_13 0x3
  54. #define EFIKAMX_BOARD_REV_14 0x4
  55. #define EFIKASB_BOARD_REV_13 0x1
  56. #define EFIKASB_BOARD_REV_20 0x2
  57. /*
  58. * Board identification
  59. */
  60. static u32 get_mx_rev(void)
  61. {
  62. u32 rev = 0;
  63. /*
  64. * Retrieve board ID:
  65. *
  66. * gpio: 16 17 11
  67. * ==============
  68. * r1.1: 1+ 1 1
  69. * r1.2: 1 1 0
  70. * r1.3: 1 0 1
  71. * r1.4: 1 0 0
  72. *
  73. * + note: r1.1 does not strap this pin properly so it needs to
  74. * be hacked or ignored.
  75. */
  76. /* set to 1 in order to get correct value on board rev 1.1 */
  77. gpio_direction_output(IMX_GPIO_NR(3, 16), 1);
  78. gpio_direction_input(IMX_GPIO_NR(3, 11));
  79. gpio_direction_input(IMX_GPIO_NR(3, 16));
  80. gpio_direction_input(IMX_GPIO_NR(3, 17));
  81. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 16))) << 0;
  82. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 17))) << 1;
  83. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 11))) << 2;
  84. return (~rev & 0x7) + 1;
  85. }
  86. static iomux_v3_cfg_t efikasb_revision_pads[] = {
  87. MX51_PAD_EIM_CS3__GPIO2_28,
  88. MX51_PAD_EIM_CS4__GPIO2_29,
  89. };
  90. static inline u32 get_sb_rev(void)
  91. {
  92. u32 rev = 0;
  93. imx_iomux_v3_setup_multiple_pads(efikasb_revision_pads,
  94. ARRAY_SIZE(efikasb_revision_pads));
  95. gpio_direction_input(IMX_GPIO_NR(2, 28));
  96. gpio_direction_input(IMX_GPIO_NR(2, 29));
  97. rev |= (!!gpio_get_value(IMX_GPIO_NR(2, 28))) << 0;
  98. rev |= (!!gpio_get_value(IMX_GPIO_NR(2, 29))) << 1;
  99. return rev;
  100. }
  101. inline uint32_t get_efikamx_rev(void)
  102. {
  103. if (machine_is_efikamx())
  104. return get_mx_rev();
  105. else if (machine_is_efikasb())
  106. return get_sb_rev();
  107. }
  108. u32 get_board_rev(void)
  109. {
  110. return get_cpu_rev() | (get_efikamx_rev() << 8);
  111. }
  112. /*
  113. * DRAM initialization
  114. */
  115. int dram_init(void)
  116. {
  117. /* dram_init must store complete ramsize in gd->ram_size */
  118. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  119. PHYS_SDRAM_1_SIZE);
  120. return 0;
  121. }
  122. /*
  123. * UART configuration
  124. */
  125. static iomux_v3_cfg_t efikamx_uart_pads[] = {
  126. MX51_PAD_UART1_RXD__UART1_RXD,
  127. MX51_PAD_UART1_TXD__UART1_TXD,
  128. MX51_PAD_UART1_RTS__UART1_RTS,
  129. MX51_PAD_UART1_CTS__UART1_CTS,
  130. };
  131. /*
  132. * SPI configuration
  133. */
  134. static iomux_v3_cfg_t efikamx_spi_pads[] = {
  135. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  136. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  137. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  138. MX51_PAD_CSPI1_SS0__GPIO4_24,
  139. MX51_PAD_CSPI1_SS1__GPIO4_25,
  140. MX51_PAD_GPIO1_6__GPIO1_6,
  141. };
  142. #define EFIKAMX_SPI_SS0 IMX_GPIO_NR(4, 24)
  143. #define EFIKAMX_SPI_SS1 IMX_GPIO_NR(4, 25)
  144. #define EFIKAMX_PMIC_IRQ IMX_GPIO_NR(1, 6)
  145. /*
  146. * PMIC configuration
  147. */
  148. #ifdef CONFIG_MXC_SPI
  149. static void power_init(void)
  150. {
  151. unsigned int val;
  152. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  153. struct pmic *p;
  154. pmic_init();
  155. p = get_pmic();
  156. /* Write needed to Power Gate 2 register */
  157. pmic_reg_read(p, REG_POWER_MISC, &val);
  158. val &= ~PWGT2SPIEN;
  159. pmic_reg_write(p, REG_POWER_MISC, val);
  160. /* Externally powered */
  161. pmic_reg_read(p, REG_CHARGE, &val);
  162. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  163. pmic_reg_write(p, REG_CHARGE, val);
  164. /* power up the system first */
  165. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  166. /* Set core voltage to 1.1V */
  167. pmic_reg_read(p, REG_SW_0, &val);
  168. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  169. pmic_reg_write(p, REG_SW_0, val);
  170. /* Setup VCC (SW2) to 1.25 */
  171. pmic_reg_read(p, REG_SW_1, &val);
  172. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  173. pmic_reg_write(p, REG_SW_1, val);
  174. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  175. pmic_reg_read(p, REG_SW_2, &val);
  176. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  177. pmic_reg_write(p, REG_SW_2, val);
  178. udelay(50);
  179. /* Raise the core frequency to 800MHz */
  180. writel(0x0, &mxc_ccm->cacrr);
  181. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  182. /* Setup the switcher mode for SW1 & SW2*/
  183. pmic_reg_read(p, REG_SW_4, &val);
  184. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  185. (SWMODE_MASK << SWMODE2_SHIFT)));
  186. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  187. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  188. pmic_reg_write(p, REG_SW_4, val);
  189. /* Setup the switcher mode for SW3 & SW4 */
  190. pmic_reg_read(p, REG_SW_5, &val);
  191. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  192. (SWMODE_MASK << SWMODE4_SHIFT)));
  193. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  194. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  195. pmic_reg_write(p, REG_SW_5, val);
  196. /* Set VDIG to 1.8V, VGEN3 to 1.8V, VCAM to 2.6V */
  197. pmic_reg_read(p, REG_SETTING_0, &val);
  198. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  199. val |= VDIG_1_8 | VGEN3_1_8 | VCAM_2_6;
  200. pmic_reg_write(p, REG_SETTING_0, val);
  201. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  202. pmic_reg_read(p, REG_SETTING_1, &val);
  203. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  204. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775 | VGEN1_1_2 | VGEN2_3_15;
  205. pmic_reg_write(p, REG_SETTING_1, val);
  206. /* Enable VGEN1, VGEN2, VDIG, VPLL */
  207. pmic_reg_read(p, REG_MODE_0, &val);
  208. val |= VGEN1EN | VDIGEN | VGEN2EN | VPLLEN;
  209. pmic_reg_write(p, REG_MODE_0, val);
  210. /* Configure VGEN3 and VCAM regulators to use external PNP */
  211. val = VGEN3CONFIG | VCAMCONFIG;
  212. pmic_reg_write(p, REG_MODE_1, val);
  213. udelay(200);
  214. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  215. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  216. VVIDEOEN | VAUDIOEN | VSDEN;
  217. pmic_reg_write(p, REG_MODE_1, val);
  218. pmic_reg_read(p, REG_POWER_CTL2, &val);
  219. val |= WDIRESET;
  220. pmic_reg_write(p, REG_POWER_CTL2, val);
  221. udelay(2500);
  222. }
  223. #else
  224. static inline void power_init(void) { }
  225. #endif
  226. /*
  227. * MMC configuration
  228. */
  229. #ifdef CONFIG_FSL_ESDHC
  230. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  231. {MMC_SDHC1_BASE_ADDR, 1},
  232. {MMC_SDHC2_BASE_ADDR, 1},
  233. };
  234. static iomux_v3_cfg_t efikamx_sdhc1_pads[] = {
  235. MX51_PAD_SD1_CMD__SD1_CMD,
  236. MX51_PAD_SD1_CLK__SD1_CLK,
  237. MX51_PAD_SD1_DATA0__SD1_DATA0,
  238. MX51_PAD_SD1_DATA1__SD1_DATA1,
  239. MX51_PAD_SD1_DATA2__SD1_DATA2,
  240. MX51_PAD_SD1_DATA3__SD1_DATA3,
  241. MX51_PAD_GPIO1_1__SD1_WP,
  242. };
  243. #define EFIKAMX_SDHC1_WP IMX_GPIO_NR(1, 1)
  244. static iomux_v3_cfg_t efikamx_sdhc1_cd_pads[] = {
  245. MX51_PAD_GPIO1_0__SD1_CD,
  246. MX51_PAD_EIM_CS2__SD1_CD,
  247. };
  248. #define EFIKAMX_SDHC1_CD IMX_GPIO_NR(1, 0)
  249. #define EFIKASB_SDHC1_CD IMX_GPIO_NR(2, 27)
  250. static iomux_v3_cfg_t efikasb_sdhc2_pads[] = {
  251. MX51_PAD_SD2_CMD__SD2_CMD,
  252. MX51_PAD_SD2_CLK__SD2_CLK,
  253. MX51_PAD_SD2_DATA0__SD2_DATA0,
  254. MX51_PAD_SD2_DATA1__SD2_DATA1,
  255. MX51_PAD_SD2_DATA2__SD2_DATA2,
  256. MX51_PAD_SD2_DATA3__SD2_DATA3,
  257. MX51_PAD_GPIO1_7__SD2_WP,
  258. MX51_PAD_GPIO1_8__SD2_CD,
  259. };
  260. #define EFIKASB_SDHC2_CD IMX_GPIO_NR(1, 8)
  261. #define EFIKASB_SDHC2_WP IMX_GPIO_NR(1, 7)
  262. static inline uint32_t efikamx_mmc_getcd(u32 base)
  263. {
  264. if (base == MMC_SDHC1_BASE_ADDR)
  265. if (machine_is_efikamx())
  266. return EFIKAMX_SDHC1_CD;
  267. else
  268. return EFIKASB_SDHC1_CD;
  269. else
  270. return EFIKASB_SDHC2_CD;
  271. }
  272. int board_mmc_getcd(struct mmc *mmc)
  273. {
  274. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  275. uint32_t cd = efikamx_mmc_getcd(cfg->esdhc_base);
  276. int ret = !gpio_get_value(cd);
  277. return ret;
  278. }
  279. int board_mmc_init(bd_t *bis)
  280. {
  281. int ret;
  282. /*
  283. * All Efika MX boards use eSDHC1 with a common write-protect GPIO
  284. */
  285. imx_iomux_v3_setup_multiple_pads(efikamx_sdhc1_pads,
  286. ARRAY_SIZE(efikamx_sdhc1_pads));
  287. gpio_direction_input(EFIKAMX_SDHC1_WP);
  288. /*
  289. * Smartbook and Smarttop differ on the location of eSDHC1
  290. * carrier-detect GPIO
  291. */
  292. if (machine_is_efikamx()) {
  293. imx_iomux_v3_setup_pad(efikamx_sdhc1_cd_pads[0]);
  294. gpio_direction_input(EFIKAMX_SDHC1_CD);
  295. } else if (machine_is_efikasb()) {
  296. imx_iomux_v3_setup_pad(efikamx_sdhc1_cd_pads[1]);
  297. gpio_direction_input(EFIKASB_SDHC1_CD);
  298. }
  299. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  300. if (machine_is_efikasb()) {
  301. imx_iomux_v3_setup_multiple_pads(efikasb_sdhc2_pads,
  302. ARRAY_SIZE(efikasb_sdhc2_pads));
  303. gpio_direction_input(EFIKASB_SDHC2_CD);
  304. gpio_direction_input(EFIKASB_SDHC2_WP);
  305. if (!ret)
  306. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[1]);
  307. }
  308. return ret;
  309. }
  310. #endif
  311. /*
  312. * PATA
  313. */
  314. static iomux_v3_cfg_t efikamx_pata_pads[] = {
  315. MX51_PAD_NANDF_WE_B__PATA_DIOW,
  316. MX51_PAD_NANDF_RE_B__PATA_DIOR,
  317. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN,
  318. MX51_PAD_NANDF_CLE__PATA_RESET_B,
  319. MX51_PAD_NANDF_WP_B__PATA_DMACK,
  320. MX51_PAD_NANDF_RB0__PATA_DMARQ,
  321. MX51_PAD_NANDF_RB1__PATA_IORDY,
  322. MX51_PAD_GPIO_NAND__PATA_INTRQ,
  323. MX51_PAD_NANDF_CS2__PATA_CS_0,
  324. MX51_PAD_NANDF_CS3__PATA_CS_1,
  325. MX51_PAD_NANDF_CS4__PATA_DA_0,
  326. MX51_PAD_NANDF_CS5__PATA_DA_1,
  327. MX51_PAD_NANDF_CS6__PATA_DA_2,
  328. MX51_PAD_NANDF_D15__PATA_DATA15,
  329. MX51_PAD_NANDF_D14__PATA_DATA14,
  330. MX51_PAD_NANDF_D13__PATA_DATA13,
  331. MX51_PAD_NANDF_D12__PATA_DATA12,
  332. MX51_PAD_NANDF_D11__PATA_DATA11,
  333. MX51_PAD_NANDF_D10__PATA_DATA10,
  334. MX51_PAD_NANDF_D9__PATA_DATA9,
  335. MX51_PAD_NANDF_D8__PATA_DATA8,
  336. MX51_PAD_NANDF_D7__PATA_DATA7,
  337. MX51_PAD_NANDF_D6__PATA_DATA6,
  338. MX51_PAD_NANDF_D5__PATA_DATA5,
  339. MX51_PAD_NANDF_D4__PATA_DATA4,
  340. MX51_PAD_NANDF_D3__PATA_DATA3,
  341. MX51_PAD_NANDF_D2__PATA_DATA2,
  342. MX51_PAD_NANDF_D1__PATA_DATA1,
  343. MX51_PAD_NANDF_D0__PATA_DATA0,
  344. };
  345. /*
  346. * EHCI USB
  347. */
  348. #ifdef CONFIG_CMD_USB
  349. extern void setup_iomux_usb(void);
  350. #else
  351. static inline void setup_iomux_usb(void) { }
  352. #endif
  353. /*
  354. * LED configuration
  355. *
  356. * Smarttop LED pad config is done in the DCD
  357. *
  358. */
  359. #define EFIKAMX_LED_BLUE IMX_GPIO_NR(3, 13)
  360. #define EFIKAMX_LED_GREEN IMX_GPIO_NR(3, 14)
  361. #define EFIKAMX_LED_RED IMX_GPIO_NR(3, 15)
  362. static iomux_v3_cfg_t efikasb_led_pads[] = {
  363. MX51_PAD_GPIO1_3__GPIO1_3,
  364. MX51_PAD_EIM_CS0__GPIO2_25,
  365. };
  366. #define EFIKASB_CAPSLOCK_LED IMX_GPIO_NR(2, 25)
  367. #define EFIKASB_MESSAGE_LED IMX_GPIO_NR(1, 3) /* Note: active low */
  368. /*
  369. * Board initialization
  370. */
  371. int board_early_init_f(void)
  372. {
  373. if (machine_is_efikasb()) {
  374. imx_iomux_v3_setup_multiple_pads(efikasb_led_pads,
  375. ARRAY_SIZE(efikasb_led_pads));
  376. gpio_direction_output(EFIKASB_CAPSLOCK_LED, 0);
  377. gpio_direction_output(EFIKASB_MESSAGE_LED, 1);
  378. } else if (machine_is_efikamx()) {
  379. /*
  380. * Set up GPIO directions for LEDs.
  381. * IOMUX has been done in the DCD already.
  382. * Turn the red LED on for pre-relocation code.
  383. */
  384. gpio_direction_output(EFIKAMX_LED_BLUE, 0);
  385. gpio_direction_output(EFIKAMX_LED_GREEN, 0);
  386. gpio_direction_output(EFIKAMX_LED_RED, 1);
  387. }
  388. /*
  389. * Both these pad configurations for UART and SPI are kind of redundant
  390. * since they are the Power-On Defaults for the i.MX51. But, it seems we
  391. * should make absolutely sure that they are set up correctly.
  392. */
  393. imx_iomux_v3_setup_multiple_pads(efikamx_uart_pads,
  394. ARRAY_SIZE(efikamx_uart_pads));
  395. imx_iomux_v3_setup_multiple_pads(efikamx_spi_pads,
  396. ARRAY_SIZE(efikamx_spi_pads));
  397. /* not technically required for U-Boot operation but do it anyway. */
  398. gpio_direction_input(EFIKAMX_PMIC_IRQ);
  399. /* Deselect both CS for now, otherwise NOR doesn't probe properly. */
  400. gpio_direction_output(EFIKAMX_SPI_SS0, 0);
  401. gpio_direction_output(EFIKAMX_SPI_SS1, 1);
  402. return 0;
  403. }
  404. int board_init(void)
  405. {
  406. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  407. return 0;
  408. }
  409. int board_late_init(void)
  410. {
  411. if (machine_is_efikamx()) {
  412. /*
  413. * Set up Blue LED for "In U-Boot" status.
  414. * We're all relocated and ready to U-Boot!
  415. */
  416. gpio_set_value(EFIKAMX_LED_RED, 0);
  417. gpio_set_value(EFIKAMX_LED_GREEN, 0);
  418. gpio_set_value(EFIKAMX_LED_BLUE, 1);
  419. }
  420. power_init();
  421. imx_iomux_v3_setup_multiple_pads(efikamx_pata_pads,
  422. ARRAY_SIZE(efikamx_pata_pads));
  423. setup_iomux_usb();
  424. if (machine_is_efikasb())
  425. setenv("preboot", "usb reset ; setenv stdin usbkbd\0");
  426. return 0;
  427. }
  428. int checkboard(void)
  429. {
  430. u32 rev = get_efikamx_rev();
  431. printf("Board: Genesi Efika MX ");
  432. if (machine_is_efikamx())
  433. printf("Smarttop (1.%i)\n", rev & 0xf);
  434. else if (machine_is_efikasb())
  435. printf("Smartbook\n");
  436. return 0;
  437. }