mxc_spi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/errno.h>
  24. #include <asm/io.h>
  25. #include <mxc_gpio.h>
  26. #ifdef CONFIG_MX27
  27. /* i.MX27 has a completely wrong register layout and register definitions in the
  28. * datasheet, the correct one is in the Freescale's Linux driver */
  29. #error "i.MX27 CSPI not supported due to drastic differences in register definisions" \
  30. "See linux mxc_spi driver from Freescale for details."
  31. #elif defined(CONFIG_MX31)
  32. #include <asm/arch/mx31.h>
  33. #define MXC_CSPICTRL_EN (1 << 0)
  34. #define MXC_CSPICTRL_MODE (1 << 1)
  35. #define MXC_CSPICTRL_XCH (1 << 2)
  36. #define MXC_CSPICTRL_SMC (1 << 3)
  37. #define MXC_CSPICTRL_POL (1 << 4)
  38. #define MXC_CSPICTRL_PHA (1 << 5)
  39. #define MXC_CSPICTRL_SSCTL (1 << 6)
  40. #define MXC_CSPICTRL_SSPOL (1 << 7)
  41. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  42. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  43. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  44. #define MXC_CSPICTRL_TC (1 << 8)
  45. #define MXC_CSPICTRL_RXOVF (1 << 6)
  46. #define MXC_CSPICTRL_MAXBITS 0x1f
  47. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  48. #define MAX_SPI_BYTES 4
  49. static unsigned long spi_bases[] = {
  50. 0x43fa4000,
  51. 0x50010000,
  52. 0x53f84000,
  53. };
  54. #define mxc_get_clock(x) mx31_get_ipg_clk()
  55. #elif defined(CONFIG_MX51)
  56. #include <asm/arch/imx-regs.h>
  57. #include <asm/arch/clock.h>
  58. #define MXC_CSPICTRL_EN (1 << 0)
  59. #define MXC_CSPICTRL_MODE (1 << 1)
  60. #define MXC_CSPICTRL_XCH (1 << 2)
  61. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  62. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  63. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  64. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  65. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  66. #define MXC_CSPICTRL_MAXBITS 0xfff
  67. #define MXC_CSPICTRL_TC (1 << 7)
  68. #define MXC_CSPICTRL_RXOVF (1 << 6)
  69. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  70. #define MAX_SPI_BYTES 32
  71. /* Bit position inside CTRL register to be associated with SS */
  72. #define MXC_CSPICTRL_CHAN 18
  73. /* Bit position inside CON register to be associated with SS */
  74. #define MXC_CSPICON_POL 4
  75. #define MXC_CSPICON_PHA 0
  76. #define MXC_CSPICON_SSPOL 12
  77. static unsigned long spi_bases[] = {
  78. CSPI1_BASE_ADDR,
  79. CSPI2_BASE_ADDR,
  80. CSPI3_BASE_ADDR,
  81. };
  82. #elif defined(CONFIG_MX35)
  83. #include <asm/arch/imx-regs.h>
  84. #include <asm/arch/clock.h>
  85. #define MXC_CSPICTRL_EN (1 << 0)
  86. #define MXC_CSPICTRL_MODE (1 << 1)
  87. #define MXC_CSPICTRL_XCH (1 << 2)
  88. #define MXC_CSPICTRL_SMC (1 << 3)
  89. #define MXC_CSPICTRL_POL (1 << 4)
  90. #define MXC_CSPICTRL_PHA (1 << 5)
  91. #define MXC_CSPICTRL_SSCTL (1 << 6)
  92. #define MXC_CSPICTRL_SSPOL (1 << 7)
  93. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  94. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  95. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  96. #define MXC_CSPICTRL_TC (1 << 7)
  97. #define MXC_CSPICTRL_RXOVF (1 << 6)
  98. #define MXC_CSPICTRL_MAXBITS 0xfff
  99. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  100. #define MAX_SPI_BYTES 4
  101. static unsigned long spi_bases[] = {
  102. 0x43fa4000,
  103. 0x50010000,
  104. };
  105. #else
  106. #error "Unsupported architecture"
  107. #endif
  108. #define OUT MXC_GPIO_DIRECTION_OUT
  109. #define reg_read readl
  110. #define reg_write(a, v) writel(v, a)
  111. struct mxc_spi_slave {
  112. struct spi_slave slave;
  113. unsigned long base;
  114. u32 ctrl_reg;
  115. #if defined(CONFIG_MX51)
  116. u32 cfg_reg;
  117. #endif
  118. int gpio;
  119. int ss_pol;
  120. };
  121. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  122. {
  123. return container_of(slave, struct mxc_spi_slave, slave);
  124. }
  125. void spi_cs_activate(struct spi_slave *slave)
  126. {
  127. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  128. if (mxcs->gpio > 0)
  129. mxc_gpio_set(mxcs->gpio, mxcs->ss_pol);
  130. }
  131. void spi_cs_deactivate(struct spi_slave *slave)
  132. {
  133. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  134. if (mxcs->gpio > 0)
  135. mxc_gpio_set(mxcs->gpio,
  136. !(mxcs->ss_pol));
  137. }
  138. u32 get_cspi_div(u32 div)
  139. {
  140. int i;
  141. for (i = 0; i < 8; i++) {
  142. if (div <= (4 << i))
  143. return i;
  144. }
  145. return i;
  146. }
  147. #if defined(CONFIG_MX31) || defined(CONFIG_MX35)
  148. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  149. unsigned int max_hz, unsigned int mode)
  150. {
  151. unsigned int ctrl_reg;
  152. u32 clk_src;
  153. u32 div;
  154. clk_src = mxc_get_clock(MXC_CSPI_CLK);
  155. div = clk_src / max_hz;
  156. div = get_cspi_div(div);
  157. debug("clk %d Hz, div %d, real clk %d Hz\n",
  158. max_hz, div, clk_src / (4 << div));
  159. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  160. MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
  161. MXC_CSPICTRL_DATARATE(div) |
  162. MXC_CSPICTRL_EN |
  163. #ifdef CONFIG_MX35
  164. MXC_CSPICTRL_SSCTL |
  165. #endif
  166. MXC_CSPICTRL_MODE;
  167. if (mode & SPI_CPHA)
  168. ctrl_reg |= MXC_CSPICTRL_PHA;
  169. if (mode & SPI_CPOL)
  170. ctrl_reg |= MXC_CSPICTRL_POL;
  171. if (mode & SPI_CS_HIGH)
  172. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  173. mxcs->ctrl_reg = ctrl_reg;
  174. return 0;
  175. }
  176. #endif
  177. #if defined(CONFIG_MX51)
  178. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  179. unsigned int max_hz, unsigned int mode)
  180. {
  181. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  182. s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
  183. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
  184. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  185. if (max_hz == 0) {
  186. printf("Error: desired clock is 0\n");
  187. return -1;
  188. }
  189. reg_ctrl = reg_read(&regs->ctrl);
  190. /* Reset spi */
  191. reg_write(&regs->ctrl, 0);
  192. reg_write(&regs->ctrl, (reg_ctrl | 0x1));
  193. /*
  194. * The following computation is taken directly from Freescale's code.
  195. */
  196. if (clk_src > max_hz) {
  197. pre_div = clk_src / max_hz;
  198. if (pre_div > 16) {
  199. post_div = pre_div / 16;
  200. pre_div = 15;
  201. }
  202. if (post_div != 0) {
  203. for (i = 0; i < 16; i++) {
  204. if ((1 << i) >= post_div)
  205. break;
  206. }
  207. if (i == 16) {
  208. printf("Error: no divider for the freq: %d\n",
  209. max_hz);
  210. return -1;
  211. }
  212. post_div = i;
  213. }
  214. }
  215. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  216. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  217. MXC_CSPICTRL_SELCHAN(cs);
  218. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  219. MXC_CSPICTRL_PREDIV(pre_div);
  220. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  221. MXC_CSPICTRL_POSTDIV(post_div);
  222. /* always set to master mode */
  223. reg_ctrl |= 1 << (cs + 4);
  224. /* We need to disable SPI before changing registers */
  225. reg_ctrl &= ~MXC_CSPICTRL_EN;
  226. if (mode & SPI_CS_HIGH)
  227. ss_pol = 1;
  228. if (mode & SPI_CPOL)
  229. sclkpol = 1;
  230. if (mode & SPI_CPHA)
  231. sclkpha = 1;
  232. reg_config = reg_read(&regs->cfg);
  233. /*
  234. * Configuration register setup
  235. * The MX51 supports different setup for each SS
  236. */
  237. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  238. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  239. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  240. (sclkpol << (cs + MXC_CSPICON_POL));
  241. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  242. (sclkpha << (cs + MXC_CSPICON_PHA));
  243. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  244. reg_write(&regs->ctrl, reg_ctrl);
  245. debug("reg_config = 0x%x\n", reg_config);
  246. reg_write(&regs->cfg, reg_config);
  247. /* save config register and control register */
  248. mxcs->ctrl_reg = reg_ctrl;
  249. mxcs->cfg_reg = reg_config;
  250. /* clear interrupt reg */
  251. reg_write(&regs->intr, 0);
  252. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  253. return 0;
  254. }
  255. #endif
  256. int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
  257. const u8 *dout, u8 *din, unsigned long flags)
  258. {
  259. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  260. int nbytes = (bitlen + 7) / 8;
  261. u32 data, cnt, i;
  262. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  263. debug("%s: bitlen %d dout 0x%x din 0x%x\n",
  264. __func__, bitlen, (u32)dout, (u32)din);
  265. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  266. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  267. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  268. reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  269. #ifdef CONFIG_MX51
  270. reg_write(&regs->cfg, mxcs->cfg_reg);
  271. #endif
  272. /* Clear interrupt register */
  273. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  274. /*
  275. * The SPI controller works only with words,
  276. * check if less than a word is sent.
  277. * Access to the FIFO is only 32 bit
  278. */
  279. if (bitlen % 32) {
  280. data = 0;
  281. cnt = (bitlen % 32) / 8;
  282. if (dout) {
  283. for (i = 0; i < cnt; i++) {
  284. data = (data << 8) | (*dout++ & 0xFF);
  285. }
  286. }
  287. debug("Sending SPI 0x%x\n", data);
  288. reg_write(&regs->txdata, data);
  289. nbytes -= cnt;
  290. }
  291. data = 0;
  292. while (nbytes > 0) {
  293. data = 0;
  294. if (dout) {
  295. /* Buffer is not 32-bit aligned */
  296. if ((unsigned long)dout & 0x03) {
  297. data = 0;
  298. for (i = 0; i < 4; i++)
  299. data = (data << 8) | (*dout++ & 0xFF);
  300. } else {
  301. data = *(u32 *)dout;
  302. data = cpu_to_be32(data);
  303. }
  304. dout += 4;
  305. }
  306. debug("Sending SPI 0x%x\n", data);
  307. reg_write(&regs->txdata, data);
  308. nbytes -= 4;
  309. }
  310. /* FIFO is written, now starts the transfer setting the XCH bit */
  311. reg_write(&regs->ctrl, mxcs->ctrl_reg |
  312. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  313. /* Wait until the TC (Transfer completed) bit is set */
  314. while ((reg_read(&regs->stat) & MXC_CSPICTRL_TC) == 0)
  315. ;
  316. /* Transfer completed, clear any pending request */
  317. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  318. nbytes = (bitlen + 7) / 8;
  319. cnt = nbytes % 32;
  320. if (bitlen % 32) {
  321. data = reg_read(&regs->rxdata);
  322. cnt = (bitlen % 32) / 8;
  323. data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
  324. debug("SPI Rx unaligned: 0x%x\n", data);
  325. if (din) {
  326. memcpy(din, &data, cnt);
  327. din += cnt;
  328. }
  329. nbytes -= cnt;
  330. }
  331. while (nbytes > 0) {
  332. u32 tmp;
  333. tmp = reg_read(&regs->rxdata);
  334. data = cpu_to_be32(tmp);
  335. debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
  336. cnt = min(nbytes, sizeof(data));
  337. if (din) {
  338. memcpy(din, &data, cnt);
  339. din += cnt;
  340. }
  341. nbytes -= cnt;
  342. }
  343. return 0;
  344. }
  345. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  346. void *din, unsigned long flags)
  347. {
  348. int n_bytes = (bitlen + 7) / 8;
  349. int n_bits;
  350. int ret;
  351. u32 blk_size;
  352. u8 *p_outbuf = (u8 *)dout;
  353. u8 *p_inbuf = (u8 *)din;
  354. if (!slave)
  355. return -1;
  356. if (flags & SPI_XFER_BEGIN)
  357. spi_cs_activate(slave);
  358. while (n_bytes > 0) {
  359. if (n_bytes < MAX_SPI_BYTES)
  360. blk_size = n_bytes;
  361. else
  362. blk_size = MAX_SPI_BYTES;
  363. n_bits = blk_size * 8;
  364. ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
  365. if (ret)
  366. return ret;
  367. if (dout)
  368. p_outbuf += blk_size;
  369. if (din)
  370. p_inbuf += blk_size;
  371. n_bytes -= blk_size;
  372. }
  373. if (flags & SPI_XFER_END) {
  374. spi_cs_deactivate(slave);
  375. }
  376. return 0;
  377. }
  378. void spi_init(void)
  379. {
  380. }
  381. static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
  382. {
  383. int ret;
  384. /*
  385. * Some SPI devices require active chip-select over multiple
  386. * transactions, we achieve this using a GPIO. Still, the SPI
  387. * controller has to be configured to use one of its own chipselects.
  388. * To use this feature you have to call spi_setup_slave() with
  389. * cs = internal_cs | (gpio << 8), and you have to use some unused
  390. * on this SPI controller cs between 0 and 3.
  391. */
  392. if (cs > 3) {
  393. mxcs->gpio = cs >> 8;
  394. cs &= 3;
  395. ret = mxc_gpio_direction(mxcs->gpio, OUT);
  396. if (ret) {
  397. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  398. return -EINVAL;
  399. }
  400. } else {
  401. mxcs->gpio = -1;
  402. }
  403. return cs;
  404. }
  405. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  406. unsigned int max_hz, unsigned int mode)
  407. {
  408. struct mxc_spi_slave *mxcs;
  409. int ret;
  410. if (bus >= ARRAY_SIZE(spi_bases))
  411. return NULL;
  412. mxcs = malloc(sizeof(struct mxc_spi_slave));
  413. if (!mxcs) {
  414. puts("mxc_spi: SPI Slave not allocated !\n");
  415. return NULL;
  416. }
  417. ret = decode_cs(mxcs, cs);
  418. if (ret < 0) {
  419. free(mxcs);
  420. return NULL;
  421. }
  422. cs = ret;
  423. mxcs->slave.bus = bus;
  424. mxcs->slave.cs = cs;
  425. mxcs->base = spi_bases[bus];
  426. mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
  427. ret = spi_cfg_mxc(mxcs, cs, max_hz, mode);
  428. if (ret) {
  429. printf("mxc_spi: cannot setup SPI controller\n");
  430. free(mxcs);
  431. return NULL;
  432. }
  433. return &mxcs->slave;
  434. }
  435. void spi_free_slave(struct spi_slave *slave)
  436. {
  437. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  438. free(mxcs);
  439. }
  440. int spi_claim_bus(struct spi_slave *slave)
  441. {
  442. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  443. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  444. reg_write(&regs->rxdata, 1);
  445. udelay(1);
  446. reg_write(&regs->ctrl, mxcs->ctrl_reg);
  447. reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
  448. reg_write(&regs->intr, 0);
  449. return 0;
  450. }
  451. void spi_release_bus(struct spi_slave *slave)
  452. {
  453. /* TODO: Shut the controller down */
  454. }