ctrl_regs.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718
  1. /*
  2. * Copyright 2008-2016 Freescale Semiconductor, Inc.
  3. * Copyright 2017-2018 NXP Semiconductor
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * Generic driver for Freescale DDR/DDR2/DDR3/DDR4 memory controller.
  9. * Based on code from spd_sdram.c
  10. * Author: James Yang [at freescale.com]
  11. */
  12. #include <common.h>
  13. #include <fsl_ddr_sdram.h>
  14. #include <fsl_errata.h>
  15. #include <fsl_ddr.h>
  16. #include <fsl_immap.h>
  17. #include <asm/io.h>
  18. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  19. defined(CONFIG_ARM)
  20. #include <asm/arch/clock.h>
  21. #endif
  22. /*
  23. * Determine Rtt value.
  24. *
  25. * This should likely be either board or controller specific.
  26. *
  27. * Rtt(nominal) - DDR2:
  28. * 0 = Rtt disabled
  29. * 1 = 75 ohm
  30. * 2 = 150 ohm
  31. * 3 = 50 ohm
  32. * Rtt(nominal) - DDR3:
  33. * 0 = Rtt disabled
  34. * 1 = 60 ohm
  35. * 2 = 120 ohm
  36. * 3 = 40 ohm
  37. * 4 = 20 ohm
  38. * 5 = 30 ohm
  39. *
  40. * FIXME: Apparently 8641 needs a value of 2
  41. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  42. *
  43. * FIXME: There was some effort down this line earlier:
  44. *
  45. * unsigned int i;
  46. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  47. * if (popts->dimmslot[i].num_valid_cs
  48. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  49. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  50. * rtt = 2;
  51. * break;
  52. * }
  53. * }
  54. */
  55. static inline int fsl_ddr_get_rtt(void)
  56. {
  57. int rtt;
  58. #if defined(CONFIG_SYS_FSL_DDR1)
  59. rtt = 0;
  60. #elif defined(CONFIG_SYS_FSL_DDR2)
  61. rtt = 3;
  62. #else
  63. rtt = 0;
  64. #endif
  65. return rtt;
  66. }
  67. #ifdef CONFIG_SYS_FSL_DDR4
  68. /*
  69. * compute CAS write latency according to DDR4 spec
  70. * CWL = 9 for <= 1600MT/s
  71. * 10 for <= 1866MT/s
  72. * 11 for <= 2133MT/s
  73. * 12 for <= 2400MT/s
  74. * 14 for <= 2667MT/s
  75. * 16 for <= 2933MT/s
  76. * 18 for higher
  77. */
  78. static inline unsigned int compute_cas_write_latency(
  79. const unsigned int ctrl_num)
  80. {
  81. unsigned int cwl;
  82. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  83. if (mclk_ps >= 1250)
  84. cwl = 9;
  85. else if (mclk_ps >= 1070)
  86. cwl = 10;
  87. else if (mclk_ps >= 935)
  88. cwl = 11;
  89. else if (mclk_ps >= 833)
  90. cwl = 12;
  91. else if (mclk_ps >= 750)
  92. cwl = 14;
  93. else if (mclk_ps >= 681)
  94. cwl = 16;
  95. else
  96. cwl = 18;
  97. return cwl;
  98. }
  99. #else
  100. /*
  101. * compute the CAS write latency according to DDR3 spec
  102. * CWL = 5 if tCK >= 2.5ns
  103. * 6 if 2.5ns > tCK >= 1.875ns
  104. * 7 if 1.875ns > tCK >= 1.5ns
  105. * 8 if 1.5ns > tCK >= 1.25ns
  106. * 9 if 1.25ns > tCK >= 1.07ns
  107. * 10 if 1.07ns > tCK >= 0.935ns
  108. * 11 if 0.935ns > tCK >= 0.833ns
  109. * 12 if 0.833ns > tCK >= 0.75ns
  110. */
  111. static inline unsigned int compute_cas_write_latency(
  112. const unsigned int ctrl_num)
  113. {
  114. unsigned int cwl;
  115. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  116. if (mclk_ps >= 2500)
  117. cwl = 5;
  118. else if (mclk_ps >= 1875)
  119. cwl = 6;
  120. else if (mclk_ps >= 1500)
  121. cwl = 7;
  122. else if (mclk_ps >= 1250)
  123. cwl = 8;
  124. else if (mclk_ps >= 1070)
  125. cwl = 9;
  126. else if (mclk_ps >= 935)
  127. cwl = 10;
  128. else if (mclk_ps >= 833)
  129. cwl = 11;
  130. else if (mclk_ps >= 750)
  131. cwl = 12;
  132. else {
  133. cwl = 12;
  134. printf("Warning: CWL is out of range\n");
  135. }
  136. return cwl;
  137. }
  138. #endif
  139. /* Chip Select Configuration (CSn_CONFIG) */
  140. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  141. const memctl_options_t *popts,
  142. const dimm_params_t *dimm_params)
  143. {
  144. unsigned int cs_n_en = 0; /* Chip Select enable */
  145. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  146. unsigned int intlv_ctl = 0; /* Interleaving control */
  147. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  148. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  149. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  150. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  151. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  152. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  153. int go_config = 0;
  154. #ifdef CONFIG_SYS_FSL_DDR4
  155. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  156. #else
  157. unsigned int n_banks_per_sdram_device;
  158. #endif
  159. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  160. switch (i) {
  161. case 0:
  162. if (dimm_params[dimm_number].n_ranks > 0) {
  163. go_config = 1;
  164. /* These fields only available in CS0_CONFIG */
  165. if (!popts->memctl_interleaving)
  166. break;
  167. switch (popts->memctl_interleaving_mode) {
  168. case FSL_DDR_256B_INTERLEAVING:
  169. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  170. case FSL_DDR_PAGE_INTERLEAVING:
  171. case FSL_DDR_BANK_INTERLEAVING:
  172. case FSL_DDR_SUPERBANK_INTERLEAVING:
  173. intlv_en = popts->memctl_interleaving;
  174. intlv_ctl = popts->memctl_interleaving_mode;
  175. break;
  176. default:
  177. break;
  178. }
  179. }
  180. break;
  181. case 1:
  182. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  183. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  184. go_config = 1;
  185. break;
  186. case 2:
  187. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  188. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  189. go_config = 1;
  190. break;
  191. case 3:
  192. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  193. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  194. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  195. go_config = 1;
  196. break;
  197. default:
  198. break;
  199. }
  200. if (go_config) {
  201. cs_n_en = 1;
  202. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  203. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  204. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  205. #ifdef CONFIG_SYS_FSL_DDR4
  206. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  207. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  208. #else
  209. n_banks_per_sdram_device
  210. = dimm_params[dimm_number].n_banks_per_sdram_device;
  211. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  212. #endif
  213. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  214. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  215. }
  216. ddr->cs[i].config = (0
  217. | ((cs_n_en & 0x1) << 31)
  218. | ((intlv_en & 0x3) << 29)
  219. | ((intlv_ctl & 0xf) << 24)
  220. | ((ap_n_en & 0x1) << 23)
  221. /* XXX: some implementation only have 1 bit starting at left */
  222. | ((odt_rd_cfg & 0x7) << 20)
  223. /* XXX: Some implementation only have 1 bit starting at left */
  224. | ((odt_wr_cfg & 0x7) << 16)
  225. | ((ba_bits_cs_n & 0x3) << 14)
  226. | ((row_bits_cs_n & 0x7) << 8)
  227. #ifdef CONFIG_SYS_FSL_DDR4
  228. | ((bg_bits_cs_n & 0x3) << 4)
  229. #endif
  230. | ((col_bits_cs_n & 0x7) << 0)
  231. );
  232. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  233. }
  234. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  235. /* FIXME: 8572 */
  236. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  237. {
  238. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  239. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  240. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  241. }
  242. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  243. #if !defined(CONFIG_SYS_FSL_DDR1)
  244. /*
  245. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  246. * Return 1 if other two slots configuration. Return 0 if single slot.
  247. */
  248. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  249. {
  250. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  251. if (dimm_params[0].n_ranks == 4)
  252. return 2;
  253. #endif
  254. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  255. if ((dimm_params[0].n_ranks == 2) &&
  256. (dimm_params[1].n_ranks == 2))
  257. return 2;
  258. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  259. if (dimm_params[0].n_ranks == 4)
  260. return 2;
  261. #endif
  262. if ((dimm_params[0].n_ranks != 0) &&
  263. (dimm_params[2].n_ranks != 0))
  264. return 1;
  265. #endif
  266. return 0;
  267. }
  268. /*
  269. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  270. *
  271. * Avoid writing for DDR I. The new PQ38 DDR controller
  272. * dreams up non-zero default values to be backwards compatible.
  273. */
  274. static void set_timing_cfg_0(const unsigned int ctrl_num,
  275. fsl_ddr_cfg_regs_t *ddr,
  276. const memctl_options_t *popts,
  277. const dimm_params_t *dimm_params)
  278. {
  279. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  280. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  281. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  282. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  283. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  284. /* Active powerdown exit timing (tXARD and tXARDS). */
  285. unsigned char act_pd_exit_mclk;
  286. /* Precharge powerdown exit timing (tXP). */
  287. unsigned char pre_pd_exit_mclk;
  288. /* ODT powerdown exit timing (tAXPD). */
  289. unsigned char taxpd_mclk = 0;
  290. /* Mode register set cycle time (tMRD). */
  291. unsigned char tmrd_mclk;
  292. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  293. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  294. #endif
  295. #ifdef CONFIG_SYS_FSL_DDR4
  296. /* tXP=max(4nCK, 6ns) */
  297. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  298. unsigned int data_rate = get_ddr_freq(ctrl_num);
  299. /* for faster clock, need more time for data setup */
  300. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  301. /*
  302. * for single quad-rank DIMM and two-slot DIMMs
  303. * to avoid ODT overlap
  304. */
  305. switch (avoid_odt_overlap(dimm_params)) {
  306. case 2:
  307. twrt_mclk = 2;
  308. twwt_mclk = 2;
  309. trrt_mclk = 2;
  310. break;
  311. default:
  312. twrt_mclk = 1;
  313. twwt_mclk = 1;
  314. trrt_mclk = 0;
  315. break;
  316. }
  317. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  318. pre_pd_exit_mclk = act_pd_exit_mclk;
  319. /*
  320. * MRS_CYC = max(tMRD, tMOD)
  321. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  322. */
  323. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  324. #elif defined(CONFIG_SYS_FSL_DDR3)
  325. unsigned int data_rate = get_ddr_freq(ctrl_num);
  326. int txp;
  327. unsigned int ip_rev;
  328. int odt_overlap;
  329. /*
  330. * (tXARD and tXARDS). Empirical?
  331. * The DDR3 spec has not tXARD,
  332. * we use the tXP instead of it.
  333. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  334. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  335. * spec has not the tAXPD, we use
  336. * tAXPD=1, need design to confirm.
  337. */
  338. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  339. ip_rev = fsl_ddr_get_version(ctrl_num);
  340. if (ip_rev >= 0x40700) {
  341. /*
  342. * MRS_CYC = max(tMRD, tMOD)
  343. * tMRD = 4nCK (8nCK for RDIMM)
  344. * tMOD = max(12nCK, 15ns)
  345. */
  346. tmrd_mclk = max((unsigned int)12,
  347. picos_to_mclk(ctrl_num, 15000));
  348. } else {
  349. /*
  350. * MRS_CYC = tMRD
  351. * tMRD = 4nCK (8nCK for RDIMM)
  352. */
  353. if (popts->registered_dimm_en)
  354. tmrd_mclk = 8;
  355. else
  356. tmrd_mclk = 4;
  357. }
  358. /* set the turnaround time */
  359. /*
  360. * for single quad-rank DIMM and two-slot DIMMs
  361. * to avoid ODT overlap
  362. */
  363. odt_overlap = avoid_odt_overlap(dimm_params);
  364. switch (odt_overlap) {
  365. case 2:
  366. twwt_mclk = 2;
  367. trrt_mclk = 1;
  368. break;
  369. case 1:
  370. twwt_mclk = 1;
  371. trrt_mclk = 0;
  372. break;
  373. default:
  374. break;
  375. }
  376. /* for faster clock, need more time for data setup */
  377. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  378. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  379. twrt_mclk = 1;
  380. if (popts->dynamic_power == 0) { /* powerdown is not used */
  381. act_pd_exit_mclk = 1;
  382. pre_pd_exit_mclk = 1;
  383. taxpd_mclk = 1;
  384. } else {
  385. /* act_pd_exit_mclk = tXARD, see above */
  386. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  387. /* Mode register MR0[A12] is '1' - fast exit */
  388. pre_pd_exit_mclk = act_pd_exit_mclk;
  389. taxpd_mclk = 1;
  390. }
  391. #else /* CONFIG_SYS_FSL_DDR2 */
  392. /*
  393. * (tXARD and tXARDS). Empirical?
  394. * tXARD = 2 for DDR2
  395. * tXP=2
  396. * tAXPD=8
  397. */
  398. act_pd_exit_mclk = 2;
  399. pre_pd_exit_mclk = 2;
  400. taxpd_mclk = 8;
  401. tmrd_mclk = 2;
  402. #endif
  403. if (popts->trwt_override)
  404. trwt_mclk = popts->trwt;
  405. ddr->timing_cfg_0 = (0
  406. | ((trwt_mclk & 0x3) << 30) /* RWT */
  407. | ((twrt_mclk & 0x3) << 28) /* WRT */
  408. | ((trrt_mclk & 0x3) << 26) /* RRT */
  409. | ((twwt_mclk & 0x3) << 24) /* WWT */
  410. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  411. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  412. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  413. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  414. );
  415. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  416. }
  417. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  418. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  419. static void set_timing_cfg_3(const unsigned int ctrl_num,
  420. fsl_ddr_cfg_regs_t *ddr,
  421. const memctl_options_t *popts,
  422. const common_timing_params_t *common_dimm,
  423. unsigned int cas_latency,
  424. unsigned int additive_latency)
  425. {
  426. /* Extended precharge to activate interval (tRP) */
  427. unsigned int ext_pretoact = 0;
  428. /* Extended Activate to precharge interval (tRAS) */
  429. unsigned int ext_acttopre = 0;
  430. /* Extended activate to read/write interval (tRCD) */
  431. unsigned int ext_acttorw = 0;
  432. /* Extended refresh recovery time (tRFC) */
  433. unsigned int ext_refrec;
  434. /* Extended MCAS latency from READ cmd */
  435. unsigned int ext_caslat = 0;
  436. /* Extended additive latency */
  437. unsigned int ext_add_lat = 0;
  438. /* Extended last data to precharge interval (tWR) */
  439. unsigned int ext_wrrec = 0;
  440. /* Control Adjust */
  441. unsigned int cntl_adj = 0;
  442. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  443. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  444. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  445. ext_caslat = (2 * cas_latency - 1) >> 4;
  446. ext_add_lat = additive_latency >> 4;
  447. #ifdef CONFIG_SYS_FSL_DDR4
  448. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  449. #else
  450. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  451. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  452. #endif
  453. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  454. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  455. ddr->timing_cfg_3 = (0
  456. | ((ext_pretoact & 0x1) << 28)
  457. | ((ext_acttopre & 0x3) << 24)
  458. | ((ext_acttorw & 0x1) << 22)
  459. | ((ext_refrec & 0x3F) << 16)
  460. | ((ext_caslat & 0x3) << 12)
  461. | ((ext_add_lat & 0x1) << 10)
  462. | ((ext_wrrec & 0x1) << 8)
  463. | ((cntl_adj & 0x7) << 0)
  464. );
  465. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  466. }
  467. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  468. static void set_timing_cfg_1(const unsigned int ctrl_num,
  469. fsl_ddr_cfg_regs_t *ddr,
  470. const memctl_options_t *popts,
  471. const common_timing_params_t *common_dimm,
  472. unsigned int cas_latency)
  473. {
  474. /* Precharge-to-activate interval (tRP) */
  475. unsigned char pretoact_mclk;
  476. /* Activate to precharge interval (tRAS) */
  477. unsigned char acttopre_mclk;
  478. /* Activate to read/write interval (tRCD) */
  479. unsigned char acttorw_mclk;
  480. /* CASLAT */
  481. unsigned char caslat_ctrl;
  482. /* Refresh recovery time (tRFC) ; trfc_low */
  483. unsigned char refrec_ctrl;
  484. /* Last data to precharge minimum interval (tWR) */
  485. unsigned char wrrec_mclk;
  486. /* Activate-to-activate interval (tRRD) */
  487. unsigned char acttoact_mclk;
  488. /* Last write data pair to read command issue interval (tWTR) */
  489. unsigned char wrtord_mclk;
  490. #ifdef CONFIG_SYS_FSL_DDR4
  491. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  492. static const u8 wrrec_table[] = {
  493. 10, 10, 10, 10, 10,
  494. 10, 10, 10, 10, 10,
  495. 12, 12, 14, 14, 16,
  496. 16, 18, 18, 20, 20,
  497. 24, 24, 24, 24};
  498. #else
  499. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  500. static const u8 wrrec_table[] = {
  501. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  502. #endif
  503. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  504. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  505. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  506. /*
  507. * Translate CAS Latency to a DDR controller field value:
  508. *
  509. * CAS Lat DDR I DDR II Ctrl
  510. * Clocks SPD Bit SPD Bit Value
  511. * ------- ------- ------- -----
  512. * 1.0 0 0001
  513. * 1.5 1 0010
  514. * 2.0 2 2 0011
  515. * 2.5 3 0100
  516. * 3.0 4 3 0101
  517. * 3.5 5 0110
  518. * 4.0 4 0111
  519. * 4.5 1000
  520. * 5.0 5 1001
  521. */
  522. #if defined(CONFIG_SYS_FSL_DDR1)
  523. caslat_ctrl = (cas_latency + 1) & 0x07;
  524. #elif defined(CONFIG_SYS_FSL_DDR2)
  525. caslat_ctrl = 2 * cas_latency - 1;
  526. #else
  527. /*
  528. * if the CAS latency more than 8 cycle,
  529. * we need set extend bit for it at
  530. * TIMING_CFG_3[EXT_CASLAT]
  531. */
  532. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  533. caslat_ctrl = 2 * cas_latency - 1;
  534. else
  535. caslat_ctrl = (cas_latency - 1) << 1;
  536. #endif
  537. #ifdef CONFIG_SYS_FSL_DDR4
  538. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  539. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  540. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  541. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  542. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  543. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  544. else
  545. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  546. #else
  547. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  548. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  549. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  550. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  551. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  552. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  553. else
  554. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  555. #endif
  556. if (popts->otf_burst_chop_en)
  557. wrrec_mclk += 2;
  558. /*
  559. * JEDEC has min requirement for tRRD
  560. */
  561. #if defined(CONFIG_SYS_FSL_DDR3)
  562. if (acttoact_mclk < 4)
  563. acttoact_mclk = 4;
  564. #endif
  565. /*
  566. * JEDEC has some min requirements for tWTR
  567. */
  568. #if defined(CONFIG_SYS_FSL_DDR2)
  569. if (wrtord_mclk < 2)
  570. wrtord_mclk = 2;
  571. #elif defined(CONFIG_SYS_FSL_DDR3)
  572. if (wrtord_mclk < 4)
  573. wrtord_mclk = 4;
  574. #endif
  575. if (popts->otf_burst_chop_en)
  576. wrtord_mclk += 2;
  577. ddr->timing_cfg_1 = (0
  578. | ((pretoact_mclk & 0x0F) << 28)
  579. | ((acttopre_mclk & 0x0F) << 24)
  580. | ((acttorw_mclk & 0xF) << 20)
  581. | ((caslat_ctrl & 0xF) << 16)
  582. | ((refrec_ctrl & 0xF) << 12)
  583. | ((wrrec_mclk & 0x0F) << 8)
  584. | ((acttoact_mclk & 0x0F) << 4)
  585. | ((wrtord_mclk & 0x0F) << 0)
  586. );
  587. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  588. }
  589. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  590. static void set_timing_cfg_2(const unsigned int ctrl_num,
  591. fsl_ddr_cfg_regs_t *ddr,
  592. const memctl_options_t *popts,
  593. const common_timing_params_t *common_dimm,
  594. unsigned int cas_latency,
  595. unsigned int additive_latency)
  596. {
  597. /* Additive latency */
  598. unsigned char add_lat_mclk;
  599. /* CAS-to-preamble override */
  600. unsigned short cpo;
  601. /* Write latency */
  602. unsigned char wr_lat;
  603. /* Read to precharge (tRTP) */
  604. unsigned char rd_to_pre;
  605. /* Write command to write data strobe timing adjustment */
  606. unsigned char wr_data_delay;
  607. /* Minimum CKE pulse width (tCKE) */
  608. unsigned char cke_pls;
  609. /* Window for four activates (tFAW) */
  610. unsigned short four_act;
  611. #ifdef CONFIG_SYS_FSL_DDR3
  612. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  613. #endif
  614. /* FIXME add check that this must be less than acttorw_mclk */
  615. add_lat_mclk = additive_latency;
  616. cpo = popts->cpo_override;
  617. #if defined(CONFIG_SYS_FSL_DDR1)
  618. /*
  619. * This is a lie. It should really be 1, but if it is
  620. * set to 1, bits overlap into the old controller's
  621. * otherwise unused ACSM field. If we leave it 0, then
  622. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  623. */
  624. wr_lat = 0;
  625. #elif defined(CONFIG_SYS_FSL_DDR2)
  626. wr_lat = cas_latency - 1;
  627. #else
  628. wr_lat = compute_cas_write_latency(ctrl_num);
  629. #endif
  630. #ifdef CONFIG_SYS_FSL_DDR4
  631. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  632. #else
  633. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  634. #endif
  635. /*
  636. * JEDEC has some min requirements for tRTP
  637. */
  638. #if defined(CONFIG_SYS_FSL_DDR2)
  639. if (rd_to_pre < 2)
  640. rd_to_pre = 2;
  641. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  642. if (rd_to_pre < 4)
  643. rd_to_pre = 4;
  644. #endif
  645. if (popts->otf_burst_chop_en)
  646. rd_to_pre += 2; /* according to UM */
  647. wr_data_delay = popts->write_data_delay;
  648. #ifdef CONFIG_SYS_FSL_DDR4
  649. cpo = 0;
  650. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  651. #elif defined(CONFIG_SYS_FSL_DDR3)
  652. /*
  653. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  654. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  655. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  656. */
  657. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  658. (mclk_ps > 1245 ? 5625 : 5000)));
  659. #else
  660. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  661. #endif
  662. four_act = picos_to_mclk(ctrl_num,
  663. popts->tfaw_window_four_activates_ps);
  664. ddr->timing_cfg_2 = (0
  665. | ((add_lat_mclk & 0xf) << 28)
  666. | ((cpo & 0x1f) << 23)
  667. | ((wr_lat & 0xf) << 19)
  668. | (((wr_lat & 0x10) >> 4) << 18)
  669. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  670. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  671. | ((cke_pls & 0x7) << 6)
  672. | ((four_act & 0x3f) << 0)
  673. );
  674. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  675. }
  676. /* DDR SDRAM Register Control Word */
  677. static void set_ddr_sdram_rcw(const unsigned int ctrl_num,
  678. fsl_ddr_cfg_regs_t *ddr,
  679. const memctl_options_t *popts,
  680. const common_timing_params_t *common_dimm)
  681. {
  682. unsigned int ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  683. unsigned int rc0a, rc0f;
  684. if (common_dimm->all_dimms_registered &&
  685. !common_dimm->all_dimms_unbuffered) {
  686. if (popts->rcw_override) {
  687. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  688. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  689. ddr->ddr_sdram_rcw_3 = popts->rcw_3;
  690. } else {
  691. rc0a = ddr_freq > 3200 ? 0x7 :
  692. (ddr_freq > 2933 ? 0x6 :
  693. (ddr_freq > 2666 ? 0x5 :
  694. (ddr_freq > 2400 ? 0x4 :
  695. (ddr_freq > 2133 ? 0x3 :
  696. (ddr_freq > 1866 ? 0x2 :
  697. (ddr_freq > 1600 ? 1 : 0))))));
  698. rc0f = ddr_freq > 3200 ? 0x3 :
  699. (ddr_freq > 2400 ? 0x2 :
  700. (ddr_freq > 2133 ? 0x1 : 0));
  701. ddr->ddr_sdram_rcw_1 =
  702. common_dimm->rcw[0] << 28 | \
  703. common_dimm->rcw[1] << 24 | \
  704. common_dimm->rcw[2] << 20 | \
  705. common_dimm->rcw[3] << 16 | \
  706. common_dimm->rcw[4] << 12 | \
  707. common_dimm->rcw[5] << 8 | \
  708. common_dimm->rcw[6] << 4 | \
  709. common_dimm->rcw[7];
  710. ddr->ddr_sdram_rcw_2 =
  711. common_dimm->rcw[8] << 28 | \
  712. common_dimm->rcw[9] << 24 | \
  713. rc0a << 20 | \
  714. common_dimm->rcw[11] << 16 | \
  715. common_dimm->rcw[12] << 12 | \
  716. common_dimm->rcw[13] << 8 | \
  717. common_dimm->rcw[14] << 4 | \
  718. rc0f;
  719. ddr->ddr_sdram_rcw_3 =
  720. ((ddr_freq - 1260 + 19) / 20) << 8;
  721. }
  722. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n",
  723. ddr->ddr_sdram_rcw_1);
  724. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n",
  725. ddr->ddr_sdram_rcw_2);
  726. debug("FSLDDR: ddr_sdram_rcw_3 = 0x%08x\n",
  727. ddr->ddr_sdram_rcw_3);
  728. }
  729. }
  730. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  731. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  732. const memctl_options_t *popts,
  733. const common_timing_params_t *common_dimm)
  734. {
  735. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  736. unsigned int sren; /* Self refresh enable (during sleep) */
  737. unsigned int ecc_en; /* ECC enable. */
  738. unsigned int rd_en; /* Registered DIMM enable */
  739. unsigned int sdram_type; /* Type of SDRAM */
  740. unsigned int dyn_pwr; /* Dynamic power management mode */
  741. unsigned int dbw; /* DRAM dta bus width */
  742. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  743. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  744. unsigned int threet_en; /* Enable 3T timing */
  745. unsigned int twot_en; /* Enable 2T timing */
  746. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  747. unsigned int x32_en = 0; /* x32 enable */
  748. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  749. unsigned int hse; /* Global half strength override */
  750. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  751. unsigned int mem_halt = 0; /* memory controller halt */
  752. unsigned int bi = 0; /* Bypass initialization */
  753. mem_en = 1;
  754. sren = popts->self_refresh_in_sleep;
  755. if (common_dimm->all_dimms_ecc_capable) {
  756. /* Allow setting of ECC only if all DIMMs are ECC. */
  757. ecc_en = popts->ecc_mode;
  758. } else {
  759. ecc_en = 0;
  760. }
  761. if (common_dimm->all_dimms_registered &&
  762. !common_dimm->all_dimms_unbuffered) {
  763. rd_en = 1;
  764. twot_en = 0;
  765. } else {
  766. rd_en = 0;
  767. twot_en = popts->twot_en;
  768. }
  769. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  770. dyn_pwr = popts->dynamic_power;
  771. dbw = popts->data_bus_width;
  772. /* 8-beat burst enable DDR-III case
  773. * we must clear it when use the on-the-fly mode,
  774. * must set it when use the 32-bits bus mode.
  775. */
  776. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  777. (sdram_type == SDRAM_TYPE_DDR4)) {
  778. if (popts->burst_length == DDR_BL8)
  779. eight_be = 1;
  780. if (popts->burst_length == DDR_OTF)
  781. eight_be = 0;
  782. if (dbw == 0x1)
  783. eight_be = 1;
  784. }
  785. threet_en = popts->threet_en;
  786. ba_intlv_ctl = popts->ba_intlv_ctl;
  787. hse = popts->half_strength_driver_enable;
  788. /* set when ddr bus width < 64 */
  789. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  790. ddr->ddr_sdram_cfg = (0
  791. | ((mem_en & 0x1) << 31)
  792. | ((sren & 0x1) << 30)
  793. | ((ecc_en & 0x1) << 29)
  794. | ((rd_en & 0x1) << 28)
  795. | ((sdram_type & 0x7) << 24)
  796. | ((dyn_pwr & 0x1) << 21)
  797. | ((dbw & 0x3) << 19)
  798. | ((eight_be & 0x1) << 18)
  799. | ((ncap & 0x1) << 17)
  800. | ((threet_en & 0x1) << 16)
  801. | ((twot_en & 0x1) << 15)
  802. | ((ba_intlv_ctl & 0x7F) << 8)
  803. | ((x32_en & 0x1) << 5)
  804. | ((pchb8 & 0x1) << 4)
  805. | ((hse & 0x1) << 3)
  806. | ((acc_ecc_en & 0x1) << 2)
  807. | ((mem_halt & 0x1) << 1)
  808. | ((bi & 0x1) << 0)
  809. );
  810. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  811. }
  812. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  813. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  814. fsl_ddr_cfg_regs_t *ddr,
  815. const memctl_options_t *popts,
  816. const unsigned int unq_mrs_en)
  817. {
  818. unsigned int frc_sr = 0; /* Force self refresh */
  819. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  820. unsigned int odt_cfg = 0; /* ODT configuration */
  821. unsigned int num_pr; /* Number of posted refreshes */
  822. unsigned int slow = 0; /* DDR will be run less than 1250 */
  823. unsigned int x4_en = 0; /* x4 DRAM enable */
  824. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  825. unsigned int ap_en; /* Address Parity Enable */
  826. unsigned int d_init; /* DRAM data initialization */
  827. unsigned int rcw_en = 0; /* Register Control Word Enable */
  828. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  829. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  830. int i;
  831. #ifndef CONFIG_SYS_FSL_DDR4
  832. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  833. unsigned int dqs_cfg; /* DQS configuration */
  834. dqs_cfg = popts->dqs_config;
  835. #endif
  836. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  837. if (popts->cs_local_opts[i].odt_rd_cfg
  838. || popts->cs_local_opts[i].odt_wr_cfg) {
  839. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  840. break;
  841. }
  842. }
  843. sr_ie = popts->self_refresh_interrupt_en;
  844. num_pr = popts->package_3ds + 1;
  845. /*
  846. * 8572 manual says
  847. * {TIMING_CFG_1[PRETOACT]
  848. * + [DDR_SDRAM_CFG_2[NUM_PR]
  849. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  850. * << DDR_SDRAM_INTERVAL[REFINT]
  851. */
  852. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  853. obc_cfg = popts->otf_burst_chop_en;
  854. #else
  855. obc_cfg = 0;
  856. #endif
  857. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  858. slow = get_ddr_freq(ctrl_num) < 1249000000;
  859. #endif
  860. if (popts->registered_dimm_en)
  861. rcw_en = 1;
  862. /* DDR4 can have address parity for UDIMM and discrete */
  863. if ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) &&
  864. (!popts->registered_dimm_en)) {
  865. ap_en = 0;
  866. } else {
  867. ap_en = popts->ap_en;
  868. }
  869. x4_en = popts->x4_en ? 1 : 0;
  870. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  871. /* Use the DDR controller to auto initialize memory. */
  872. d_init = popts->ecc_init_using_memctl;
  873. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  874. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  875. #else
  876. /* Memory will be initialized via DMA, or not at all. */
  877. d_init = 0;
  878. #endif
  879. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  880. md_en = popts->mirrored_dimm;
  881. #endif
  882. qd_en = popts->quad_rank_present ? 1 : 0;
  883. ddr->ddr_sdram_cfg_2 = (0
  884. | ((frc_sr & 0x1) << 31)
  885. | ((sr_ie & 0x1) << 30)
  886. #ifndef CONFIG_SYS_FSL_DDR4
  887. | ((dll_rst_dis & 0x1) << 29)
  888. | ((dqs_cfg & 0x3) << 26)
  889. #endif
  890. | ((odt_cfg & 0x3) << 21)
  891. | ((num_pr & 0xf) << 12)
  892. | ((slow & 1) << 11)
  893. | (x4_en << 10)
  894. | (qd_en << 9)
  895. | (unq_mrs_en << 8)
  896. | ((obc_cfg & 0x1) << 6)
  897. | ((ap_en & 0x1) << 5)
  898. | ((d_init & 0x1) << 4)
  899. | ((rcw_en & 0x1) << 2)
  900. | ((md_en & 0x1) << 0)
  901. );
  902. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  903. }
  904. #ifdef CONFIG_SYS_FSL_DDR4
  905. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  906. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  907. fsl_ddr_cfg_regs_t *ddr,
  908. const memctl_options_t *popts,
  909. const common_timing_params_t *common_dimm,
  910. const unsigned int unq_mrs_en)
  911. {
  912. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  913. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  914. int i;
  915. unsigned int wr_crc = 0; /* Disable */
  916. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  917. unsigned int srt = 0; /* self-refresh temerature, normal range */
  918. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  919. unsigned int mpr = 0; /* serial */
  920. unsigned int wc_lat;
  921. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  922. if (popts->rtt_override)
  923. rtt_wr = popts->rtt_wr_override_value;
  924. else
  925. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  926. if (common_dimm->extended_op_srt)
  927. srt = common_dimm->extended_op_srt;
  928. esdmode2 = (0
  929. | ((wr_crc & 0x1) << 12)
  930. | ((rtt_wr & 0x3) << 9)
  931. | ((srt & 0x3) << 6)
  932. | ((cwl & 0x7) << 3));
  933. if (mclk_ps >= 1250)
  934. wc_lat = 0;
  935. else if (mclk_ps >= 833)
  936. wc_lat = 1;
  937. else
  938. wc_lat = 2;
  939. esdmode3 = (0
  940. | ((mpr & 0x3) << 11)
  941. | ((wc_lat & 0x3) << 9));
  942. ddr->ddr_sdram_mode_2 = (0
  943. | ((esdmode2 & 0xFFFF) << 16)
  944. | ((esdmode3 & 0xFFFF) << 0)
  945. );
  946. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  947. if (unq_mrs_en) { /* unique mode registers are supported */
  948. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  949. if (popts->rtt_override)
  950. rtt_wr = popts->rtt_wr_override_value;
  951. else
  952. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  953. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  954. esdmode2 |= (rtt_wr & 0x3) << 9;
  955. switch (i) {
  956. case 1:
  957. ddr->ddr_sdram_mode_4 = (0
  958. | ((esdmode2 & 0xFFFF) << 16)
  959. | ((esdmode3 & 0xFFFF) << 0)
  960. );
  961. break;
  962. case 2:
  963. ddr->ddr_sdram_mode_6 = (0
  964. | ((esdmode2 & 0xFFFF) << 16)
  965. | ((esdmode3 & 0xFFFF) << 0)
  966. );
  967. break;
  968. case 3:
  969. ddr->ddr_sdram_mode_8 = (0
  970. | ((esdmode2 & 0xFFFF) << 16)
  971. | ((esdmode3 & 0xFFFF) << 0)
  972. );
  973. break;
  974. }
  975. }
  976. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  977. ddr->ddr_sdram_mode_4);
  978. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  979. ddr->ddr_sdram_mode_6);
  980. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  981. ddr->ddr_sdram_mode_8);
  982. }
  983. }
  984. #elif defined(CONFIG_SYS_FSL_DDR3)
  985. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  986. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  987. fsl_ddr_cfg_regs_t *ddr,
  988. const memctl_options_t *popts,
  989. const common_timing_params_t *common_dimm,
  990. const unsigned int unq_mrs_en)
  991. {
  992. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  993. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  994. int i;
  995. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  996. unsigned int srt = 0; /* self-refresh temerature, normal range */
  997. unsigned int asr = 0; /* auto self-refresh disable */
  998. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  999. unsigned int pasr = 0; /* partial array self refresh disable */
  1000. if (popts->rtt_override)
  1001. rtt_wr = popts->rtt_wr_override_value;
  1002. else
  1003. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  1004. if (common_dimm->extended_op_srt)
  1005. srt = common_dimm->extended_op_srt;
  1006. esdmode2 = (0
  1007. | ((rtt_wr & 0x3) << 9)
  1008. | ((srt & 0x1) << 7)
  1009. | ((asr & 0x1) << 6)
  1010. | ((cwl & 0x7) << 3)
  1011. | ((pasr & 0x7) << 0));
  1012. ddr->ddr_sdram_mode_2 = (0
  1013. | ((esdmode2 & 0xFFFF) << 16)
  1014. | ((esdmode3 & 0xFFFF) << 0)
  1015. );
  1016. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1017. if (unq_mrs_en) { /* unique mode registers are supported */
  1018. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1019. if (popts->rtt_override)
  1020. rtt_wr = popts->rtt_wr_override_value;
  1021. else
  1022. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  1023. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  1024. esdmode2 |= (rtt_wr & 0x3) << 9;
  1025. switch (i) {
  1026. case 1:
  1027. ddr->ddr_sdram_mode_4 = (0
  1028. | ((esdmode2 & 0xFFFF) << 16)
  1029. | ((esdmode3 & 0xFFFF) << 0)
  1030. );
  1031. break;
  1032. case 2:
  1033. ddr->ddr_sdram_mode_6 = (0
  1034. | ((esdmode2 & 0xFFFF) << 16)
  1035. | ((esdmode3 & 0xFFFF) << 0)
  1036. );
  1037. break;
  1038. case 3:
  1039. ddr->ddr_sdram_mode_8 = (0
  1040. | ((esdmode2 & 0xFFFF) << 16)
  1041. | ((esdmode3 & 0xFFFF) << 0)
  1042. );
  1043. break;
  1044. }
  1045. }
  1046. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1047. ddr->ddr_sdram_mode_4);
  1048. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1049. ddr->ddr_sdram_mode_6);
  1050. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1051. ddr->ddr_sdram_mode_8);
  1052. }
  1053. }
  1054. #else /* for DDR2 and DDR1 */
  1055. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1056. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1057. fsl_ddr_cfg_regs_t *ddr,
  1058. const memctl_options_t *popts,
  1059. const common_timing_params_t *common_dimm,
  1060. const unsigned int unq_mrs_en)
  1061. {
  1062. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1063. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1064. ddr->ddr_sdram_mode_2 = (0
  1065. | ((esdmode2 & 0xFFFF) << 16)
  1066. | ((esdmode3 & 0xFFFF) << 0)
  1067. );
  1068. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1069. }
  1070. #endif
  1071. #ifdef CONFIG_SYS_FSL_DDR4
  1072. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1073. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1074. const memctl_options_t *popts,
  1075. const common_timing_params_t *common_dimm,
  1076. const unsigned int unq_mrs_en)
  1077. {
  1078. int i;
  1079. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1080. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1081. int rtt_park = 0;
  1082. bool four_cs = false;
  1083. const unsigned int mclk_ps = get_memory_clk_period_ps(0);
  1084. #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
  1085. if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
  1086. (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
  1087. (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
  1088. (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
  1089. four_cs = true;
  1090. #endif
  1091. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1092. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1093. rtt_park = four_cs ? 0 : 1;
  1094. } else {
  1095. esdmode5 = 0x00000400; /* Data mask enabled */
  1096. }
  1097. /*
  1098. * For DDR3, set C/A latency if address parity is enabled.
  1099. * For DDR4, set C/A latency for UDIMM only. For RDIMM the delay is
  1100. * handled by register chip and RCW settings.
  1101. */
  1102. if ((ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) &&
  1103. ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) ||
  1104. !popts->registered_dimm_en)) {
  1105. if (mclk_ps >= 935) {
  1106. /* for DDR4-1600/1866/2133 */
  1107. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1108. } else if (mclk_ps >= 833) {
  1109. /* for DDR4-2400 */
  1110. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1111. } else {
  1112. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1113. }
  1114. }
  1115. ddr->ddr_sdram_mode_9 = (0
  1116. | ((esdmode4 & 0xffff) << 16)
  1117. | ((esdmode5 & 0xffff) << 0)
  1118. );
  1119. /* Normally only the first enabled CS use 0x500, others use 0x400
  1120. * But when four chip-selects are all enabled, all mode registers
  1121. * need 0x500 to park.
  1122. */
  1123. debug("FSLDDR: ddr_sdram_mode_9 = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1124. if (unq_mrs_en) { /* unique mode registers are supported */
  1125. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1126. if (!rtt_park &&
  1127. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1128. esdmode5 |= 0x00000500; /* RTT_PARK */
  1129. rtt_park = four_cs ? 0 : 1;
  1130. } else {
  1131. esdmode5 = 0x00000400;
  1132. }
  1133. if ((ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) &&
  1134. ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) ||
  1135. !popts->registered_dimm_en)) {
  1136. if (mclk_ps >= 935) {
  1137. /* for DDR4-1600/1866/2133 */
  1138. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1139. } else if (mclk_ps >= 833) {
  1140. /* for DDR4-2400 */
  1141. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1142. } else {
  1143. printf("parity: mclk_ps = %d not supported\n",
  1144. mclk_ps);
  1145. }
  1146. }
  1147. switch (i) {
  1148. case 1:
  1149. ddr->ddr_sdram_mode_11 = (0
  1150. | ((esdmode4 & 0xFFFF) << 16)
  1151. | ((esdmode5 & 0xFFFF) << 0)
  1152. );
  1153. break;
  1154. case 2:
  1155. ddr->ddr_sdram_mode_13 = (0
  1156. | ((esdmode4 & 0xFFFF) << 16)
  1157. | ((esdmode5 & 0xFFFF) << 0)
  1158. );
  1159. break;
  1160. case 3:
  1161. ddr->ddr_sdram_mode_15 = (0
  1162. | ((esdmode4 & 0xFFFF) << 16)
  1163. | ((esdmode5 & 0xFFFF) << 0)
  1164. );
  1165. break;
  1166. }
  1167. }
  1168. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1169. ddr->ddr_sdram_mode_11);
  1170. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1171. ddr->ddr_sdram_mode_13);
  1172. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1173. ddr->ddr_sdram_mode_15);
  1174. }
  1175. }
  1176. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1177. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1178. fsl_ddr_cfg_regs_t *ddr,
  1179. const memctl_options_t *popts,
  1180. const common_timing_params_t *common_dimm,
  1181. const unsigned int unq_mrs_en)
  1182. {
  1183. int i;
  1184. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1185. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1186. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1187. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1188. if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  1189. esdmode6 |= 1 << 6; /* Range 2 */
  1190. ddr->ddr_sdram_mode_10 = (0
  1191. | ((esdmode6 & 0xffff) << 16)
  1192. | ((esdmode7 & 0xffff) << 0)
  1193. );
  1194. debug("FSLDDR: ddr_sdram_mode_10 = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1195. if (unq_mrs_en) { /* unique mode registers are supported */
  1196. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1197. switch (i) {
  1198. case 1:
  1199. ddr->ddr_sdram_mode_12 = (0
  1200. | ((esdmode6 & 0xFFFF) << 16)
  1201. | ((esdmode7 & 0xFFFF) << 0)
  1202. );
  1203. break;
  1204. case 2:
  1205. ddr->ddr_sdram_mode_14 = (0
  1206. | ((esdmode6 & 0xFFFF) << 16)
  1207. | ((esdmode7 & 0xFFFF) << 0)
  1208. );
  1209. break;
  1210. case 3:
  1211. ddr->ddr_sdram_mode_16 = (0
  1212. | ((esdmode6 & 0xFFFF) << 16)
  1213. | ((esdmode7 & 0xFFFF) << 0)
  1214. );
  1215. break;
  1216. }
  1217. }
  1218. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1219. ddr->ddr_sdram_mode_12);
  1220. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1221. ddr->ddr_sdram_mode_14);
  1222. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1223. ddr->ddr_sdram_mode_16);
  1224. }
  1225. }
  1226. #endif
  1227. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1228. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1229. fsl_ddr_cfg_regs_t *ddr,
  1230. const memctl_options_t *popts,
  1231. const common_timing_params_t *common_dimm)
  1232. {
  1233. unsigned int refint; /* Refresh interval */
  1234. unsigned int bstopre; /* Precharge interval */
  1235. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1236. bstopre = popts->bstopre;
  1237. /* refint field used 0x3FFF in earlier controllers */
  1238. ddr->ddr_sdram_interval = (0
  1239. | ((refint & 0xFFFF) << 16)
  1240. | ((bstopre & 0x3FFF) << 0)
  1241. );
  1242. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1243. }
  1244. #ifdef CONFIG_SYS_FSL_DDR4
  1245. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1246. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1247. fsl_ddr_cfg_regs_t *ddr,
  1248. const memctl_options_t *popts,
  1249. const common_timing_params_t *common_dimm,
  1250. unsigned int cas_latency,
  1251. unsigned int additive_latency,
  1252. const unsigned int unq_mrs_en)
  1253. {
  1254. int i;
  1255. unsigned short esdmode; /* Extended SDRAM mode */
  1256. unsigned short sdmode; /* SDRAM mode */
  1257. /* Mode Register - MR1 */
  1258. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1259. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1260. unsigned int rtt;
  1261. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1262. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1263. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1264. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1265. 0=Disable (Test/Debug) */
  1266. /* Mode Register - MR0 */
  1267. unsigned int wr = 0; /* Write Recovery */
  1268. unsigned int dll_rst; /* DLL Reset */
  1269. unsigned int mode; /* Normal=0 or Test=1 */
  1270. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1271. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1272. unsigned int bt;
  1273. unsigned int bl; /* BL: Burst Length */
  1274. unsigned int wr_mclk;
  1275. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1276. static const u8 wr_table[] = {
  1277. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1278. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1279. static const u8 cas_latency_table[] = {
  1280. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1281. 9, 9, 10, 10, 11, 11};
  1282. if (popts->rtt_override)
  1283. rtt = popts->rtt_override_value;
  1284. else
  1285. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1286. if (additive_latency == (cas_latency - 1))
  1287. al = 1;
  1288. if (additive_latency == (cas_latency - 2))
  1289. al = 2;
  1290. if (popts->quad_rank_present)
  1291. dic = 1; /* output driver impedance 240/7 ohm */
  1292. /*
  1293. * The esdmode value will also be used for writing
  1294. * MR1 during write leveling for DDR3, although the
  1295. * bits specifically related to the write leveling
  1296. * scheme will be handled automatically by the DDR
  1297. * controller. so we set the wrlvl_en = 0 here.
  1298. */
  1299. esdmode = (0
  1300. | ((qoff & 0x1) << 12)
  1301. | ((tdqs_en & 0x1) << 11)
  1302. | ((rtt & 0x7) << 8)
  1303. | ((wrlvl_en & 0x1) << 7)
  1304. | ((al & 0x3) << 3)
  1305. | ((dic & 0x3) << 1) /* DIC field is split */
  1306. | ((dll_en & 0x1) << 0)
  1307. );
  1308. /*
  1309. * DLL control for precharge PD
  1310. * 0=slow exit DLL off (tXPDLL)
  1311. * 1=fast exit DLL on (tXP)
  1312. */
  1313. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1314. if (wr_mclk <= 24) {
  1315. wr = wr_table[wr_mclk - 10];
  1316. } else {
  1317. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1318. wr_mclk);
  1319. }
  1320. dll_rst = 0; /* dll no reset */
  1321. mode = 0; /* normal mode */
  1322. /* look up table to get the cas latency bits */
  1323. if (cas_latency >= 9 && cas_latency <= 24)
  1324. caslat = cas_latency_table[cas_latency - 9];
  1325. else
  1326. printf("Error: unsupported cas latency for mode register\n");
  1327. bt = 0; /* Nibble sequential */
  1328. switch (popts->burst_length) {
  1329. case DDR_BL8:
  1330. bl = 0;
  1331. break;
  1332. case DDR_OTF:
  1333. bl = 1;
  1334. break;
  1335. case DDR_BC4:
  1336. bl = 2;
  1337. break;
  1338. default:
  1339. printf("Error: invalid burst length of %u specified. ",
  1340. popts->burst_length);
  1341. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1342. bl = 1;
  1343. break;
  1344. }
  1345. sdmode = (0
  1346. | ((wr & 0x7) << 9)
  1347. | ((dll_rst & 0x1) << 8)
  1348. | ((mode & 0x1) << 7)
  1349. | (((caslat >> 1) & 0x7) << 4)
  1350. | ((bt & 0x1) << 3)
  1351. | ((caslat & 1) << 2)
  1352. | ((bl & 0x3) << 0)
  1353. );
  1354. ddr->ddr_sdram_mode = (0
  1355. | ((esdmode & 0xFFFF) << 16)
  1356. | ((sdmode & 0xFFFF) << 0)
  1357. );
  1358. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1359. if (unq_mrs_en) { /* unique mode registers are supported */
  1360. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1361. if (popts->rtt_override)
  1362. rtt = popts->rtt_override_value;
  1363. else
  1364. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1365. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1366. esdmode |= (rtt & 0x7) << 8;
  1367. switch (i) {
  1368. case 1:
  1369. ddr->ddr_sdram_mode_3 = (0
  1370. | ((esdmode & 0xFFFF) << 16)
  1371. | ((sdmode & 0xFFFF) << 0)
  1372. );
  1373. break;
  1374. case 2:
  1375. ddr->ddr_sdram_mode_5 = (0
  1376. | ((esdmode & 0xFFFF) << 16)
  1377. | ((sdmode & 0xFFFF) << 0)
  1378. );
  1379. break;
  1380. case 3:
  1381. ddr->ddr_sdram_mode_7 = (0
  1382. | ((esdmode & 0xFFFF) << 16)
  1383. | ((sdmode & 0xFFFF) << 0)
  1384. );
  1385. break;
  1386. }
  1387. }
  1388. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1389. ddr->ddr_sdram_mode_3);
  1390. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1391. ddr->ddr_sdram_mode_5);
  1392. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1393. ddr->ddr_sdram_mode_5);
  1394. }
  1395. }
  1396. #elif defined(CONFIG_SYS_FSL_DDR3)
  1397. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1398. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1399. fsl_ddr_cfg_regs_t *ddr,
  1400. const memctl_options_t *popts,
  1401. const common_timing_params_t *common_dimm,
  1402. unsigned int cas_latency,
  1403. unsigned int additive_latency,
  1404. const unsigned int unq_mrs_en)
  1405. {
  1406. int i;
  1407. unsigned short esdmode; /* Extended SDRAM mode */
  1408. unsigned short sdmode; /* SDRAM mode */
  1409. /* Mode Register - MR1 */
  1410. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1411. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1412. unsigned int rtt;
  1413. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1414. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1415. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1416. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1417. 1=Disable (Test/Debug) */
  1418. /* Mode Register - MR0 */
  1419. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1420. unsigned int wr = 0; /* Write Recovery */
  1421. unsigned int dll_rst; /* DLL Reset */
  1422. unsigned int mode; /* Normal=0 or Test=1 */
  1423. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1424. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1425. unsigned int bt;
  1426. unsigned int bl; /* BL: Burst Length */
  1427. unsigned int wr_mclk;
  1428. /*
  1429. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1430. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1431. * for this table
  1432. */
  1433. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1434. if (popts->rtt_override)
  1435. rtt = popts->rtt_override_value;
  1436. else
  1437. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1438. if (additive_latency == (cas_latency - 1))
  1439. al = 1;
  1440. if (additive_latency == (cas_latency - 2))
  1441. al = 2;
  1442. if (popts->quad_rank_present)
  1443. dic = 1; /* output driver impedance 240/7 ohm */
  1444. /*
  1445. * The esdmode value will also be used for writing
  1446. * MR1 during write leveling for DDR3, although the
  1447. * bits specifically related to the write leveling
  1448. * scheme will be handled automatically by the DDR
  1449. * controller. so we set the wrlvl_en = 0 here.
  1450. */
  1451. esdmode = (0
  1452. | ((qoff & 0x1) << 12)
  1453. | ((tdqs_en & 0x1) << 11)
  1454. | ((rtt & 0x4) << 7) /* rtt field is split */
  1455. | ((wrlvl_en & 0x1) << 7)
  1456. | ((rtt & 0x2) << 5) /* rtt field is split */
  1457. | ((dic & 0x2) << 4) /* DIC field is split */
  1458. | ((al & 0x3) << 3)
  1459. | ((rtt & 0x1) << 2) /* rtt field is split */
  1460. | ((dic & 0x1) << 1) /* DIC field is split */
  1461. | ((dll_en & 0x1) << 0)
  1462. );
  1463. /*
  1464. * DLL control for precharge PD
  1465. * 0=slow exit DLL off (tXPDLL)
  1466. * 1=fast exit DLL on (tXP)
  1467. */
  1468. dll_on = 1;
  1469. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1470. if (wr_mclk <= 16) {
  1471. wr = wr_table[wr_mclk - 5];
  1472. } else {
  1473. printf("Error: unsupported write recovery for mode register "
  1474. "wr_mclk = %d\n", wr_mclk);
  1475. }
  1476. dll_rst = 0; /* dll no reset */
  1477. mode = 0; /* normal mode */
  1478. /* look up table to get the cas latency bits */
  1479. if (cas_latency >= 5 && cas_latency <= 16) {
  1480. unsigned char cas_latency_table[] = {
  1481. 0x2, /* 5 clocks */
  1482. 0x4, /* 6 clocks */
  1483. 0x6, /* 7 clocks */
  1484. 0x8, /* 8 clocks */
  1485. 0xa, /* 9 clocks */
  1486. 0xc, /* 10 clocks */
  1487. 0xe, /* 11 clocks */
  1488. 0x1, /* 12 clocks */
  1489. 0x3, /* 13 clocks */
  1490. 0x5, /* 14 clocks */
  1491. 0x7, /* 15 clocks */
  1492. 0x9, /* 16 clocks */
  1493. };
  1494. caslat = cas_latency_table[cas_latency - 5];
  1495. } else {
  1496. printf("Error: unsupported cas latency for mode register\n");
  1497. }
  1498. bt = 0; /* Nibble sequential */
  1499. switch (popts->burst_length) {
  1500. case DDR_BL8:
  1501. bl = 0;
  1502. break;
  1503. case DDR_OTF:
  1504. bl = 1;
  1505. break;
  1506. case DDR_BC4:
  1507. bl = 2;
  1508. break;
  1509. default:
  1510. printf("Error: invalid burst length of %u specified. "
  1511. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1512. popts->burst_length);
  1513. bl = 1;
  1514. break;
  1515. }
  1516. sdmode = (0
  1517. | ((dll_on & 0x1) << 12)
  1518. | ((wr & 0x7) << 9)
  1519. | ((dll_rst & 0x1) << 8)
  1520. | ((mode & 0x1) << 7)
  1521. | (((caslat >> 1) & 0x7) << 4)
  1522. | ((bt & 0x1) << 3)
  1523. | ((caslat & 1) << 2)
  1524. | ((bl & 0x3) << 0)
  1525. );
  1526. ddr->ddr_sdram_mode = (0
  1527. | ((esdmode & 0xFFFF) << 16)
  1528. | ((sdmode & 0xFFFF) << 0)
  1529. );
  1530. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1531. if (unq_mrs_en) { /* unique mode registers are supported */
  1532. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1533. if (popts->rtt_override)
  1534. rtt = popts->rtt_override_value;
  1535. else
  1536. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1537. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1538. esdmode |= (0
  1539. | ((rtt & 0x4) << 7) /* rtt field is split */
  1540. | ((rtt & 0x2) << 5) /* rtt field is split */
  1541. | ((rtt & 0x1) << 2) /* rtt field is split */
  1542. );
  1543. switch (i) {
  1544. case 1:
  1545. ddr->ddr_sdram_mode_3 = (0
  1546. | ((esdmode & 0xFFFF) << 16)
  1547. | ((sdmode & 0xFFFF) << 0)
  1548. );
  1549. break;
  1550. case 2:
  1551. ddr->ddr_sdram_mode_5 = (0
  1552. | ((esdmode & 0xFFFF) << 16)
  1553. | ((sdmode & 0xFFFF) << 0)
  1554. );
  1555. break;
  1556. case 3:
  1557. ddr->ddr_sdram_mode_7 = (0
  1558. | ((esdmode & 0xFFFF) << 16)
  1559. | ((sdmode & 0xFFFF) << 0)
  1560. );
  1561. break;
  1562. }
  1563. }
  1564. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1565. ddr->ddr_sdram_mode_3);
  1566. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1567. ddr->ddr_sdram_mode_5);
  1568. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1569. ddr->ddr_sdram_mode_5);
  1570. }
  1571. }
  1572. #else /* !CONFIG_SYS_FSL_DDR3 */
  1573. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1574. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1575. fsl_ddr_cfg_regs_t *ddr,
  1576. const memctl_options_t *popts,
  1577. const common_timing_params_t *common_dimm,
  1578. unsigned int cas_latency,
  1579. unsigned int additive_latency,
  1580. const unsigned int unq_mrs_en)
  1581. {
  1582. unsigned short esdmode; /* Extended SDRAM mode */
  1583. unsigned short sdmode; /* SDRAM mode */
  1584. /*
  1585. * FIXME: This ought to be pre-calculated in a
  1586. * technology-specific routine,
  1587. * e.g. compute_DDR2_mode_register(), and then the
  1588. * sdmode and esdmode passed in as part of common_dimm.
  1589. */
  1590. /* Extended Mode Register */
  1591. unsigned int mrs = 0; /* Mode Register Set */
  1592. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1593. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1594. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1595. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1596. 0x7=OCD default state */
  1597. unsigned int rtt;
  1598. unsigned int al; /* Posted CAS# additive latency (AL) */
  1599. unsigned int ods = 0; /* Output Drive Strength:
  1600. 0 = Full strength (18ohm)
  1601. 1 = Reduced strength (4ohm) */
  1602. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1603. 1=Disable (Test/Debug) */
  1604. /* Mode Register (MR) */
  1605. unsigned int mr; /* Mode Register Definition */
  1606. unsigned int pd; /* Power-Down Mode */
  1607. unsigned int wr; /* Write Recovery */
  1608. unsigned int dll_res; /* DLL Reset */
  1609. unsigned int mode; /* Normal=0 or Test=1 */
  1610. unsigned int caslat = 0;/* CAS# latency */
  1611. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1612. unsigned int bt;
  1613. unsigned int bl; /* BL: Burst Length */
  1614. dqs_en = !popts->dqs_config;
  1615. rtt = fsl_ddr_get_rtt();
  1616. al = additive_latency;
  1617. esdmode = (0
  1618. | ((mrs & 0x3) << 14)
  1619. | ((outputs & 0x1) << 12)
  1620. | ((rdqs_en & 0x1) << 11)
  1621. | ((dqs_en & 0x1) << 10)
  1622. | ((ocd & 0x7) << 7)
  1623. | ((rtt & 0x2) << 5) /* rtt field is split */
  1624. | ((al & 0x7) << 3)
  1625. | ((rtt & 0x1) << 2) /* rtt field is split */
  1626. | ((ods & 0x1) << 1)
  1627. | ((dll_en & 0x1) << 0)
  1628. );
  1629. mr = 0; /* FIXME: CHECKME */
  1630. /*
  1631. * 0 = Fast Exit (Normal)
  1632. * 1 = Slow Exit (Low Power)
  1633. */
  1634. pd = 0;
  1635. #if defined(CONFIG_SYS_FSL_DDR1)
  1636. wr = 0; /* Historical */
  1637. #elif defined(CONFIG_SYS_FSL_DDR2)
  1638. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1639. #endif
  1640. dll_res = 0;
  1641. mode = 0;
  1642. #if defined(CONFIG_SYS_FSL_DDR1)
  1643. if (1 <= cas_latency && cas_latency <= 4) {
  1644. unsigned char mode_caslat_table[4] = {
  1645. 0x5, /* 1.5 clocks */
  1646. 0x2, /* 2.0 clocks */
  1647. 0x6, /* 2.5 clocks */
  1648. 0x3 /* 3.0 clocks */
  1649. };
  1650. caslat = mode_caslat_table[cas_latency - 1];
  1651. } else {
  1652. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1653. }
  1654. #elif defined(CONFIG_SYS_FSL_DDR2)
  1655. caslat = cas_latency;
  1656. #endif
  1657. bt = 0;
  1658. switch (popts->burst_length) {
  1659. case DDR_BL4:
  1660. bl = 2;
  1661. break;
  1662. case DDR_BL8:
  1663. bl = 3;
  1664. break;
  1665. default:
  1666. printf("Error: invalid burst length of %u specified. "
  1667. " Defaulting to 4 beats.\n",
  1668. popts->burst_length);
  1669. bl = 2;
  1670. break;
  1671. }
  1672. sdmode = (0
  1673. | ((mr & 0x3) << 14)
  1674. | ((pd & 0x1) << 12)
  1675. | ((wr & 0x7) << 9)
  1676. | ((dll_res & 0x1) << 8)
  1677. | ((mode & 0x1) << 7)
  1678. | ((caslat & 0x7) << 4)
  1679. | ((bt & 0x1) << 3)
  1680. | ((bl & 0x7) << 0)
  1681. );
  1682. ddr->ddr_sdram_mode = (0
  1683. | ((esdmode & 0xFFFF) << 16)
  1684. | ((sdmode & 0xFFFF) << 0)
  1685. );
  1686. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1687. }
  1688. #endif
  1689. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1690. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1691. {
  1692. unsigned int init_value; /* Initialization value */
  1693. #ifdef CONFIG_MEM_INIT_VALUE
  1694. init_value = CONFIG_MEM_INIT_VALUE;
  1695. #else
  1696. init_value = 0xDEADBEEF;
  1697. #endif
  1698. ddr->ddr_data_init = init_value;
  1699. }
  1700. /*
  1701. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1702. * The old controller on the 8540/60 doesn't have this register.
  1703. * Hope it's OK to set it (to 0) anyway.
  1704. */
  1705. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1706. const memctl_options_t *popts)
  1707. {
  1708. unsigned int clk_adjust; /* Clock adjust */
  1709. unsigned int ss_en = 0; /* Source synchronous enable */
  1710. #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
  1711. /* Per FSL Application Note: AN2805 */
  1712. ss_en = 1;
  1713. #endif
  1714. if (fsl_ddr_get_version(0) >= 0x40701) {
  1715. /* clk_adjust in 5-bits on T-series and LS-series */
  1716. clk_adjust = (popts->clk_adjust & 0x1F) << 22;
  1717. } else {
  1718. /* clk_adjust in 4-bits on earlier MPC85xx and P-series */
  1719. clk_adjust = (popts->clk_adjust & 0xF) << 23;
  1720. }
  1721. ddr->ddr_sdram_clk_cntl = (0
  1722. | ((ss_en & 0x1) << 31)
  1723. | clk_adjust
  1724. );
  1725. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1726. }
  1727. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1728. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1729. {
  1730. unsigned int init_addr = 0; /* Initialization address */
  1731. ddr->ddr_init_addr = init_addr;
  1732. }
  1733. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1734. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1735. {
  1736. unsigned int uia = 0; /* Use initialization address */
  1737. unsigned int init_ext_addr = 0; /* Initialization address */
  1738. ddr->ddr_init_ext_addr = (0
  1739. | ((uia & 0x1) << 31)
  1740. | (init_ext_addr & 0xF)
  1741. );
  1742. }
  1743. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1744. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1745. const memctl_options_t *popts)
  1746. {
  1747. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1748. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1749. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1750. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1751. unsigned int trwt_mclk = 0; /* ext_rwt */
  1752. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1753. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1754. if (popts->burst_length == DDR_BL8) {
  1755. /* We set BL/2 for fixed BL8 */
  1756. rrt = 0; /* BL/2 clocks */
  1757. wwt = 0; /* BL/2 clocks */
  1758. } else {
  1759. /* We need to set BL/2 + 2 to BC4 and OTF */
  1760. rrt = 2; /* BL/2 + 2 clocks */
  1761. wwt = 2; /* BL/2 + 2 clocks */
  1762. }
  1763. #endif
  1764. #ifdef CONFIG_SYS_FSL_DDR4
  1765. dll_lock = 2; /* tDLLK = 1024 clocks */
  1766. #elif defined(CONFIG_SYS_FSL_DDR3)
  1767. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1768. #endif
  1769. if (popts->trwt_override)
  1770. trwt_mclk = popts->trwt;
  1771. ddr->timing_cfg_4 = (0
  1772. | ((rwt & 0xf) << 28)
  1773. | ((wrt & 0xf) << 24)
  1774. | ((rrt & 0xf) << 20)
  1775. | ((wwt & 0xf) << 16)
  1776. | ((trwt_mclk & 0xc) << 12)
  1777. | (dll_lock & 0x3)
  1778. );
  1779. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1780. }
  1781. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1782. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1783. {
  1784. unsigned int rodt_on = 0; /* Read to ODT on */
  1785. unsigned int rodt_off = 0; /* Read to ODT off */
  1786. unsigned int wodt_on = 0; /* Write to ODT on */
  1787. unsigned int wodt_off = 0; /* Write to ODT off */
  1788. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1789. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1790. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1791. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1792. if (cas_latency >= wr_lat)
  1793. rodt_on = cas_latency - wr_lat + 1;
  1794. rodt_off = 4; /* 4 clocks */
  1795. wodt_on = 1; /* 1 clocks */
  1796. wodt_off = 4; /* 4 clocks */
  1797. #endif
  1798. ddr->timing_cfg_5 = (0
  1799. | ((rodt_on & 0x1f) << 24)
  1800. | ((rodt_off & 0x7) << 20)
  1801. | ((wodt_on & 0x1f) << 12)
  1802. | ((wodt_off & 0x7) << 8)
  1803. );
  1804. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1805. }
  1806. #ifdef CONFIG_SYS_FSL_DDR4
  1807. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1808. {
  1809. unsigned int hs_caslat = 0;
  1810. unsigned int hs_wrlat = 0;
  1811. unsigned int hs_wrrec = 0;
  1812. unsigned int hs_clkadj = 0;
  1813. unsigned int hs_wrlvl_start = 0;
  1814. ddr->timing_cfg_6 = (0
  1815. | ((hs_caslat & 0x1f) << 24)
  1816. | ((hs_wrlat & 0x1f) << 19)
  1817. | ((hs_wrrec & 0x1f) << 12)
  1818. | ((hs_clkadj & 0x1f) << 6)
  1819. | ((hs_wrlvl_start & 0x1f) << 0)
  1820. );
  1821. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1822. }
  1823. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1824. fsl_ddr_cfg_regs_t *ddr,
  1825. const memctl_options_t *popts,
  1826. const common_timing_params_t *common_dimm)
  1827. {
  1828. unsigned int txpr, tcksre, tcksrx;
  1829. unsigned int cke_rst, cksre, cksrx, par_lat = 0, cs_to_cmd;
  1830. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  1831. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1832. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1833. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1834. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN &&
  1835. CONFIG_FSL_SDRAM_TYPE == SDRAM_TYPE_DDR4) {
  1836. /* for DDR4 only */
  1837. par_lat = (ddr->ddr_sdram_rcw_2 & 0xf) + 1;
  1838. debug("PAR_LAT = %u for mclk_ps = %d\n", par_lat, mclk_ps);
  1839. }
  1840. cs_to_cmd = 0;
  1841. if (txpr <= 200)
  1842. cke_rst = 0;
  1843. else if (txpr <= 256)
  1844. cke_rst = 1;
  1845. else if (txpr <= 512)
  1846. cke_rst = 2;
  1847. else
  1848. cke_rst = 3;
  1849. if (tcksre <= 19)
  1850. cksre = tcksre - 5;
  1851. else
  1852. cksre = 15;
  1853. if (tcksrx <= 19)
  1854. cksrx = tcksrx - 5;
  1855. else
  1856. cksrx = 15;
  1857. ddr->timing_cfg_7 = (0
  1858. | ((cke_rst & 0x3) << 28)
  1859. | ((cksre & 0xf) << 24)
  1860. | ((cksrx & 0xf) << 20)
  1861. | ((par_lat & 0xf) << 16)
  1862. | ((cs_to_cmd & 0xf) << 4)
  1863. );
  1864. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1865. }
  1866. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1867. fsl_ddr_cfg_regs_t *ddr,
  1868. const memctl_options_t *popts,
  1869. const common_timing_params_t *common_dimm,
  1870. unsigned int cas_latency)
  1871. {
  1872. int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1873. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1874. int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1875. int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1876. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1877. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1878. if (rwt_bg < tccdl)
  1879. rwt_bg = tccdl - rwt_bg;
  1880. else
  1881. rwt_bg = 0;
  1882. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1883. if (wrt_bg < tccdl)
  1884. wrt_bg = tccdl - wrt_bg;
  1885. else
  1886. wrt_bg = 0;
  1887. if (popts->burst_length == DDR_BL8) {
  1888. rrt_bg = tccdl - 4;
  1889. wwt_bg = tccdl - 4;
  1890. } else {
  1891. rrt_bg = tccdl - 2;
  1892. wwt_bg = tccdl - 2;
  1893. }
  1894. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1895. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1896. if (popts->otf_burst_chop_en)
  1897. wrtord_bg += 2;
  1898. pre_all_rec = 0;
  1899. ddr->timing_cfg_8 = (0
  1900. | ((rwt_bg & 0xf) << 28)
  1901. | ((wrt_bg & 0xf) << 24)
  1902. | ((rrt_bg & 0xf) << 20)
  1903. | ((wwt_bg & 0xf) << 16)
  1904. | ((acttoact_bg & 0xf) << 12)
  1905. | ((wrtord_bg & 0xf) << 8)
  1906. | ((pre_all_rec & 0x1f) << 0)
  1907. );
  1908. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1909. }
  1910. static void set_timing_cfg_9(const unsigned int ctrl_num,
  1911. fsl_ddr_cfg_regs_t *ddr,
  1912. const memctl_options_t *popts,
  1913. const common_timing_params_t *common_dimm)
  1914. {
  1915. unsigned int refrec_cid_mclk = 0;
  1916. unsigned int acttoact_cid_mclk = 0;
  1917. if (popts->package_3ds) {
  1918. refrec_cid_mclk =
  1919. picos_to_mclk(ctrl_num, common_dimm->trfc_slr_ps);
  1920. acttoact_cid_mclk = 4U; /* tRRDS_slr */
  1921. }
  1922. ddr->timing_cfg_9 = (refrec_cid_mclk & 0x3ff) << 16 |
  1923. (acttoact_cid_mclk & 0xf) << 8;
  1924. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1925. }
  1926. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1927. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1928. const dimm_params_t *dimm_params)
  1929. {
  1930. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1931. int i;
  1932. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1933. if (dimm_params[i].n_ranks)
  1934. break;
  1935. }
  1936. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1937. puts("DDR error: no DIMM found!\n");
  1938. return;
  1939. }
  1940. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1941. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1942. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1943. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1944. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1945. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1946. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1947. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1948. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1949. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1950. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1951. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1952. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1953. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1954. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1955. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1956. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1957. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1958. (acc_ecc_en ? 0 :
  1959. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1960. dimm_params[i].dq_mapping_ors;
  1961. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1962. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1963. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1964. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1965. }
  1966. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1967. const memctl_options_t *popts)
  1968. {
  1969. int rd_pre;
  1970. rd_pre = popts->quad_rank_present ? 1 : 0;
  1971. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1972. /* Disable MRS on parity error for RDIMMs */
  1973. ddr->ddr_sdram_cfg_3 |= popts->registered_dimm_en ? 1 : 0;
  1974. if (popts->package_3ds) { /* only 2,4,8 are supported */
  1975. if ((popts->package_3ds + 1) & 0x1) {
  1976. printf("Error: Unsupported 3DS DIMM with %d die\n",
  1977. popts->package_3ds + 1);
  1978. } else {
  1979. ddr->ddr_sdram_cfg_3 |= ((popts->package_3ds + 1) >> 1)
  1980. << 4;
  1981. }
  1982. }
  1983. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1984. }
  1985. #endif /* CONFIG_SYS_FSL_DDR4 */
  1986. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1987. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1988. {
  1989. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1990. /* Normal Operation Full Calibration Time (tZQoper) */
  1991. unsigned int zqoper = 0;
  1992. /* Normal Operation Short Calibration Time (tZQCS) */
  1993. unsigned int zqcs = 0;
  1994. #ifdef CONFIG_SYS_FSL_DDR4
  1995. unsigned int zqcs_init;
  1996. #endif
  1997. if (zq_en) {
  1998. #ifdef CONFIG_SYS_FSL_DDR4
  1999. zqinit = 10; /* 1024 clocks */
  2000. zqoper = 9; /* 512 clocks */
  2001. zqcs = 7; /* 128 clocks */
  2002. zqcs_init = 5; /* 1024 refresh sequences */
  2003. #else
  2004. zqinit = 9; /* 512 clocks */
  2005. zqoper = 8; /* 256 clocks */
  2006. zqcs = 6; /* 64 clocks */
  2007. #endif
  2008. }
  2009. ddr->ddr_zq_cntl = (0
  2010. | ((zq_en & 0x1) << 31)
  2011. | ((zqinit & 0xF) << 24)
  2012. | ((zqoper & 0xF) << 16)
  2013. | ((zqcs & 0xF) << 8)
  2014. #ifdef CONFIG_SYS_FSL_DDR4
  2015. | ((zqcs_init & 0xF) << 0)
  2016. #endif
  2017. );
  2018. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  2019. }
  2020. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  2021. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  2022. const memctl_options_t *popts)
  2023. {
  2024. /*
  2025. * First DQS pulse rising edge after margining mode
  2026. * is programmed (tWL_MRD)
  2027. */
  2028. unsigned int wrlvl_mrd = 0;
  2029. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  2030. unsigned int wrlvl_odten = 0;
  2031. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  2032. unsigned int wrlvl_dqsen = 0;
  2033. /* WRLVL_SMPL: Write leveling sample time */
  2034. unsigned int wrlvl_smpl = 0;
  2035. /* WRLVL_WLR: Write leveling repeition time */
  2036. unsigned int wrlvl_wlr = 0;
  2037. /* WRLVL_START: Write leveling start time */
  2038. unsigned int wrlvl_start = 0;
  2039. /* suggest enable write leveling for DDR3 due to fly-by topology */
  2040. if (wrlvl_en) {
  2041. /* tWL_MRD min = 40 nCK, we set it 64 */
  2042. wrlvl_mrd = 0x6;
  2043. /* tWL_ODTEN 128 */
  2044. wrlvl_odten = 0x7;
  2045. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  2046. wrlvl_dqsen = 0x5;
  2047. /*
  2048. * Write leveling sample time at least need 6 clocks
  2049. * higher than tWLO to allow enough time for progagation
  2050. * delay and sampling the prime data bits.
  2051. */
  2052. wrlvl_smpl = 0xf;
  2053. /*
  2054. * Write leveling repetition time
  2055. * at least tWLO + 6 clocks clocks
  2056. * we set it 64
  2057. */
  2058. wrlvl_wlr = 0x6;
  2059. /*
  2060. * Write leveling start time
  2061. * The value use for the DQS_ADJUST for the first sample
  2062. * when write leveling is enabled. It probably needs to be
  2063. * overridden per platform.
  2064. */
  2065. wrlvl_start = 0x8;
  2066. /*
  2067. * Override the write leveling sample and start time
  2068. * according to specific board
  2069. */
  2070. if (popts->wrlvl_override) {
  2071. wrlvl_smpl = popts->wrlvl_sample;
  2072. wrlvl_start = popts->wrlvl_start;
  2073. }
  2074. }
  2075. ddr->ddr_wrlvl_cntl = (0
  2076. | ((wrlvl_en & 0x1) << 31)
  2077. | ((wrlvl_mrd & 0x7) << 24)
  2078. | ((wrlvl_odten & 0x7) << 20)
  2079. | ((wrlvl_dqsen & 0x7) << 16)
  2080. | ((wrlvl_smpl & 0xf) << 12)
  2081. | ((wrlvl_wlr & 0x7) << 8)
  2082. | ((wrlvl_start & 0x1F) << 0)
  2083. );
  2084. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  2085. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  2086. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  2087. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  2088. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  2089. }
  2090. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  2091. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  2092. {
  2093. /* Self Refresh Idle Threshold */
  2094. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  2095. }
  2096. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2097. {
  2098. if (popts->addr_hash) {
  2099. ddr->ddr_eor = 0x40000000; /* address hash enable */
  2100. puts("Address hashing enabled.\n");
  2101. }
  2102. }
  2103. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2104. {
  2105. ddr->ddr_cdr1 = popts->ddr_cdr1;
  2106. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  2107. }
  2108. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2109. {
  2110. ddr->ddr_cdr2 = popts->ddr_cdr2;
  2111. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  2112. }
  2113. unsigned int
  2114. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  2115. {
  2116. unsigned int res = 0;
  2117. /*
  2118. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  2119. * not set at the same time.
  2120. */
  2121. if (ddr->ddr_sdram_cfg & 0x10000000
  2122. && ddr->ddr_sdram_cfg & 0x00008000) {
  2123. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  2124. " should not be set at the same time.\n");
  2125. res++;
  2126. }
  2127. return res;
  2128. }
  2129. unsigned int
  2130. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2131. const memctl_options_t *popts,
  2132. fsl_ddr_cfg_regs_t *ddr,
  2133. const common_timing_params_t *common_dimm,
  2134. const dimm_params_t *dimm_params,
  2135. unsigned int dbw_cap_adj,
  2136. unsigned int size_only)
  2137. {
  2138. unsigned int i;
  2139. unsigned int cas_latency;
  2140. unsigned int additive_latency;
  2141. unsigned int sr_it;
  2142. unsigned int zq_en;
  2143. unsigned int wrlvl_en;
  2144. unsigned int ip_rev = 0;
  2145. unsigned int unq_mrs_en = 0;
  2146. int cs_en = 1;
  2147. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2148. unsigned int ddr_freq;
  2149. #endif
  2150. #if (defined(CONFIG_SYS_FSL_ERRATUM_A008378) && \
  2151. defined(CONFIG_SYS_FSL_DDRC_GEN4)) || \
  2152. defined(CONFIG_SYS_FSL_ERRATUM_A009942)
  2153. struct ccsr_ddr __iomem *ddrc;
  2154. switch (ctrl_num) {
  2155. case 0:
  2156. ddrc = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  2157. break;
  2158. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  2159. case 1:
  2160. ddrc = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  2161. break;
  2162. #endif
  2163. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  2164. case 2:
  2165. ddrc = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  2166. break;
  2167. #endif
  2168. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  2169. case 3:
  2170. ddrc = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  2171. break;
  2172. #endif
  2173. default:
  2174. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  2175. return 1;
  2176. }
  2177. #endif
  2178. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2179. if (common_dimm == NULL) {
  2180. printf("Error: subset DIMM params struct null pointer\n");
  2181. return 1;
  2182. }
  2183. /*
  2184. * Process overrides first.
  2185. *
  2186. * FIXME: somehow add dereated caslat to this
  2187. */
  2188. cas_latency = (popts->cas_latency_override)
  2189. ? popts->cas_latency_override_value
  2190. : common_dimm->lowest_common_spd_caslat;
  2191. additive_latency = (popts->additive_latency_override)
  2192. ? popts->additive_latency_override_value
  2193. : common_dimm->additive_latency;
  2194. sr_it = (popts->auto_self_refresh_en)
  2195. ? popts->sr_it
  2196. : 0;
  2197. /* ZQ calibration */
  2198. zq_en = (popts->zq_en) ? 1 : 0;
  2199. /* write leveling */
  2200. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2201. /* Chip Select Memory Bounds (CSn_BNDS) */
  2202. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2203. unsigned long long ea, sa;
  2204. unsigned int cs_per_dimm
  2205. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2206. unsigned int dimm_number
  2207. = i / cs_per_dimm;
  2208. unsigned long long rank_density
  2209. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2210. if (dimm_params[dimm_number].n_ranks == 0) {
  2211. debug("Skipping setup of CS%u "
  2212. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2213. continue;
  2214. }
  2215. if (popts->memctl_interleaving) {
  2216. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2217. case FSL_DDR_CS0_CS1_CS2_CS3:
  2218. break;
  2219. case FSL_DDR_CS0_CS1:
  2220. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2221. if (i > 1)
  2222. cs_en = 0;
  2223. break;
  2224. case FSL_DDR_CS2_CS3:
  2225. default:
  2226. if (i > 0)
  2227. cs_en = 0;
  2228. break;
  2229. }
  2230. sa = common_dimm->base_address;
  2231. ea = sa + common_dimm->total_mem - 1;
  2232. } else if (!popts->memctl_interleaving) {
  2233. /*
  2234. * If memory interleaving between controllers is NOT
  2235. * enabled, the starting address for each memory
  2236. * controller is distinct. However, because rank
  2237. * interleaving is enabled, the starting and ending
  2238. * addresses of the total memory on that memory
  2239. * controller needs to be programmed into its
  2240. * respective CS0_BNDS.
  2241. */
  2242. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2243. case FSL_DDR_CS0_CS1_CS2_CS3:
  2244. sa = common_dimm->base_address;
  2245. ea = sa + common_dimm->total_mem - 1;
  2246. break;
  2247. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2248. if ((i >= 2) && (dimm_number == 0)) {
  2249. sa = dimm_params[dimm_number].base_address +
  2250. 2 * rank_density;
  2251. ea = sa + 2 * rank_density - 1;
  2252. } else {
  2253. sa = dimm_params[dimm_number].base_address;
  2254. ea = sa + 2 * rank_density - 1;
  2255. }
  2256. break;
  2257. case FSL_DDR_CS0_CS1:
  2258. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2259. sa = dimm_params[dimm_number].base_address;
  2260. ea = sa + rank_density - 1;
  2261. if (i != 1)
  2262. sa += (i % cs_per_dimm) * rank_density;
  2263. ea += (i % cs_per_dimm) * rank_density;
  2264. } else {
  2265. sa = 0;
  2266. ea = 0;
  2267. }
  2268. if (i == 0)
  2269. ea += rank_density;
  2270. break;
  2271. case FSL_DDR_CS2_CS3:
  2272. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2273. sa = dimm_params[dimm_number].base_address;
  2274. ea = sa + rank_density - 1;
  2275. if (i != 3)
  2276. sa += (i % cs_per_dimm) * rank_density;
  2277. ea += (i % cs_per_dimm) * rank_density;
  2278. } else {
  2279. sa = 0;
  2280. ea = 0;
  2281. }
  2282. if (i == 2)
  2283. ea += (rank_density >> dbw_cap_adj);
  2284. break;
  2285. default: /* No bank(chip-select) interleaving */
  2286. sa = dimm_params[dimm_number].base_address;
  2287. ea = sa + rank_density - 1;
  2288. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2289. sa += (i % cs_per_dimm) * rank_density;
  2290. ea += (i % cs_per_dimm) * rank_density;
  2291. } else {
  2292. sa = 0;
  2293. ea = 0;
  2294. }
  2295. break;
  2296. }
  2297. }
  2298. sa >>= 24;
  2299. ea >>= 24;
  2300. if (cs_en) {
  2301. ddr->cs[i].bnds = (0
  2302. | ((sa & 0xffff) << 16) /* starting address */
  2303. | ((ea & 0xffff) << 0) /* ending address */
  2304. );
  2305. } else {
  2306. /* setting bnds to 0xffffffff for inactive CS */
  2307. ddr->cs[i].bnds = 0xffffffff;
  2308. }
  2309. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2310. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2311. set_csn_config_2(i, ddr);
  2312. }
  2313. /*
  2314. * In the case we only need to compute the ddr sdram size, we only need
  2315. * to set csn registers, so return from here.
  2316. */
  2317. if (size_only)
  2318. return 0;
  2319. set_ddr_eor(ddr, popts);
  2320. #if !defined(CONFIG_SYS_FSL_DDR1)
  2321. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2322. #endif
  2323. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2324. additive_latency);
  2325. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2326. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2327. cas_latency, additive_latency);
  2328. set_ddr_cdr1(ddr, popts);
  2329. set_ddr_cdr2(ddr, popts);
  2330. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2331. ip_rev = fsl_ddr_get_version(ctrl_num);
  2332. if (ip_rev > 0x40400)
  2333. unq_mrs_en = 1;
  2334. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2335. ddr->debug[18] = popts->cswl_override;
  2336. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2337. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2338. cas_latency, additive_latency, unq_mrs_en);
  2339. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2340. #ifdef CONFIG_SYS_FSL_DDR4
  2341. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2342. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2343. #endif
  2344. set_ddr_sdram_rcw(ctrl_num, ddr, popts, common_dimm);
  2345. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2346. set_ddr_data_init(ddr);
  2347. set_ddr_sdram_clk_cntl(ddr, popts);
  2348. set_ddr_init_addr(ddr);
  2349. set_ddr_init_ext_addr(ddr);
  2350. set_timing_cfg_4(ddr, popts);
  2351. set_timing_cfg_5(ddr, cas_latency);
  2352. #ifdef CONFIG_SYS_FSL_DDR4
  2353. set_ddr_sdram_cfg_3(ddr, popts);
  2354. set_timing_cfg_6(ddr);
  2355. set_timing_cfg_7(ctrl_num, ddr, popts, common_dimm);
  2356. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2357. set_timing_cfg_9(ctrl_num, ddr, popts, common_dimm);
  2358. set_ddr_dq_mapping(ddr, dimm_params);
  2359. #endif
  2360. set_ddr_zq_cntl(ddr, zq_en);
  2361. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2362. set_ddr_sr_cntr(ddr, sr_it);
  2363. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2364. /* disble DDR training for emulator */
  2365. ddr->debug[2] = 0x00000400;
  2366. ddr->debug[4] = 0xff800800;
  2367. ddr->debug[5] = 0x08000800;
  2368. ddr->debug[6] = 0x08000800;
  2369. ddr->debug[7] = 0x08000800;
  2370. ddr->debug[8] = 0x08000800;
  2371. #endif
  2372. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2373. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2374. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2375. #endif
  2376. #if defined(CONFIG_SYS_FSL_ERRATUM_A008378) && defined(CONFIG_SYS_FSL_DDRC_GEN4)
  2377. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  2378. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  2379. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  2380. if (has_erratum_a008378()) {
  2381. if (IS_ACC_ECC_EN(ddr->ddr_sdram_cfg) ||
  2382. IS_DBI(ddr->ddr_sdram_cfg_3)) {
  2383. ddr->debug[28] = ddr_in32(&ddrc->debug[28]);
  2384. ddr->debug[28] |= (0x9 << 20);
  2385. }
  2386. }
  2387. #endif
  2388. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2389. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  2390. ddr->debug[28] |= ddr_in32(&ddrc->debug[28]);
  2391. ddr->debug[28] &= 0xff0fff00;
  2392. if (ddr_freq <= 1333)
  2393. ddr->debug[28] |= 0x0080006a;
  2394. else if (ddr_freq <= 1600)
  2395. ddr->debug[28] |= 0x0070006f;
  2396. else if (ddr_freq <= 1867)
  2397. ddr->debug[28] |= 0x00700076;
  2398. else if (ddr_freq <= 2133)
  2399. ddr->debug[28] |= 0x0060007b;
  2400. if (popts->cpo_sample)
  2401. ddr->debug[28] = (ddr->debug[28] & 0xffffff00) |
  2402. popts->cpo_sample;
  2403. #endif
  2404. return check_fsl_memctl_config_regs(ddr);
  2405. }
  2406. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2407. /*
  2408. * This additional workaround of A009942 checks the condition to determine if
  2409. * the CPO value set by the existing A009942 workaround needs to be updated.
  2410. * If need, print a warning to prompt user reconfigure DDR debug_29[24:31] with
  2411. * expected optimal value, the optimal value is highly board dependent.
  2412. */
  2413. void erratum_a009942_check_cpo(void)
  2414. {
  2415. struct ccsr_ddr __iomem *ddr =
  2416. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  2417. u32 cpo, cpo_e, cpo_o, cpo_target, cpo_optimal;
  2418. u32 cpo_min = ddr_in32(&ddr->debug[9]) >> 24;
  2419. u32 cpo_max = cpo_min;
  2420. u32 sdram_cfg, i, tmp, lanes, ddr_type;
  2421. bool update_cpo = false, has_ecc = false;
  2422. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  2423. if (sdram_cfg & SDRAM_CFG_32_BE)
  2424. lanes = 4;
  2425. else if (sdram_cfg & SDRAM_CFG_16_BE)
  2426. lanes = 2;
  2427. else
  2428. lanes = 8;
  2429. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  2430. has_ecc = true;
  2431. /* determine the maximum and minimum CPO values */
  2432. for (i = 9; i < 9 + lanes / 2; i++) {
  2433. cpo = ddr_in32(&ddr->debug[i]);
  2434. cpo_e = cpo >> 24;
  2435. cpo_o = (cpo >> 8) & 0xff;
  2436. tmp = min(cpo_e, cpo_o);
  2437. if (tmp < cpo_min)
  2438. cpo_min = tmp;
  2439. tmp = max(cpo_e, cpo_o);
  2440. if (tmp > cpo_max)
  2441. cpo_max = tmp;
  2442. }
  2443. if (has_ecc) {
  2444. cpo = ddr_in32(&ddr->debug[13]);
  2445. cpo = cpo >> 24;
  2446. if (cpo < cpo_min)
  2447. cpo_min = cpo;
  2448. if (cpo > cpo_max)
  2449. cpo_max = cpo;
  2450. }
  2451. cpo_target = ddr_in32(&ddr->debug[28]) & 0xff;
  2452. cpo_optimal = ((cpo_max + cpo_min) >> 1) + 0x27;
  2453. debug("cpo_optimal = 0x%x, cpo_target = 0x%x\n", cpo_optimal,
  2454. cpo_target);
  2455. debug("cpo_max = 0x%x, cpo_min = 0x%x\n", cpo_max, cpo_min);
  2456. ddr_type = (sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  2457. SDRAM_CFG_SDRAM_TYPE_SHIFT;
  2458. if (ddr_type == SDRAM_TYPE_DDR4)
  2459. update_cpo = (cpo_min + 0x3b) < cpo_target ? true : false;
  2460. else if (ddr_type == SDRAM_TYPE_DDR3)
  2461. update_cpo = (cpo_min + 0x3f) < cpo_target ? true : false;
  2462. if (update_cpo) {
  2463. printf("WARN: pls set popts->cpo_sample = 0x%x ", cpo_optimal);
  2464. printf("in <board>/ddr.c to optimize cpo\n");
  2465. }
  2466. }
  2467. #endif