imx-regs.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
  7. #define __ASM_ARCH_MX6_IMX_REGS_H__
  8. #define ARCH_MXC
  9. #define CONFIG_SYS_CACHELINE_SIZE 32
  10. #define ROMCP_ARB_BASE_ADDR 0x00000000
  11. #define ROMCP_ARB_END_ADDR 0x000FFFFF
  12. #ifdef CONFIG_MX6SL
  13. #define GPU_2D_ARB_BASE_ADDR 0x02200000
  14. #define GPU_2D_ARB_END_ADDR 0x02203FFF
  15. #define OPENVG_ARB_BASE_ADDR 0x02204000
  16. #define OPENVG_ARB_END_ADDR 0x02207FFF
  17. #elif CONFIG_MX6SX
  18. #define CAAM_ARB_BASE_ADDR 0x00100000
  19. #define CAAM_ARB_END_ADDR 0x00107FFF
  20. #define GPU_ARB_BASE_ADDR 0x01800000
  21. #define GPU_ARB_END_ADDR 0x01803FFF
  22. #define APBH_DMA_ARB_BASE_ADDR 0x01804000
  23. #define APBH_DMA_ARB_END_ADDR 0x0180BFFF
  24. #define M4_BOOTROM_BASE_ADDR 0x007F8000
  25. #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
  26. #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
  27. #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
  28. #else
  29. #define CAAM_ARB_BASE_ADDR 0x00100000
  30. #define CAAM_ARB_END_ADDR 0x00103FFF
  31. #define APBH_DMA_ARB_BASE_ADDR 0x00110000
  32. #define APBH_DMA_ARB_END_ADDR 0x00117FFF
  33. #define HDMI_ARB_BASE_ADDR 0x00120000
  34. #define HDMI_ARB_END_ADDR 0x00128FFF
  35. #define GPU_3D_ARB_BASE_ADDR 0x00130000
  36. #define GPU_3D_ARB_END_ADDR 0x00133FFF
  37. #define GPU_2D_ARB_BASE_ADDR 0x00134000
  38. #define GPU_2D_ARB_END_ADDR 0x00137FFF
  39. #define DTCP_ARB_BASE_ADDR 0x00138000
  40. #define DTCP_ARB_END_ADDR 0x0013BFFF
  41. #endif /* CONFIG_MX6SL */
  42. #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
  43. #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
  44. #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
  45. /* GPV - PL301 configuration ports */
  46. #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
  47. #define GPV2_BASE_ADDR 0x00D00000
  48. #else
  49. #define GPV2_BASE_ADDR 0x00200000
  50. #endif
  51. #ifdef CONFIG_MX6SX
  52. #define GPV3_BASE_ADDR 0x00E00000
  53. #define GPV4_BASE_ADDR 0x00F00000
  54. #define GPV5_BASE_ADDR 0x01000000
  55. #define GPV6_BASE_ADDR 0x01100000
  56. #define PCIE_ARB_BASE_ADDR 0x08000000
  57. #define PCIE_ARB_END_ADDR 0x08FFFFFF
  58. #else
  59. #define GPV3_BASE_ADDR 0x00300000
  60. #define GPV4_BASE_ADDR 0x00800000
  61. #define PCIE_ARB_BASE_ADDR 0x01000000
  62. #define PCIE_ARB_END_ADDR 0x01FFFFFF
  63. #endif
  64. #define IRAM_BASE_ADDR 0x00900000
  65. #define SCU_BASE_ADDR 0x00A00000
  66. #define IC_INTERFACES_BASE_ADDR 0x00A00100
  67. #define GLOBAL_TIMER_BASE_ADDR 0x00A00200
  68. #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
  69. #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
  70. #define L2_PL310_BASE 0x00A02000
  71. #define GPV0_BASE_ADDR 0x00B00000
  72. #define GPV1_BASE_ADDR 0x00C00000
  73. #define AIPS1_ARB_BASE_ADDR 0x02000000
  74. #define AIPS1_ARB_END_ADDR 0x020FFFFF
  75. #define AIPS2_ARB_BASE_ADDR 0x02100000
  76. #define AIPS2_ARB_END_ADDR 0x021FFFFF
  77. #ifdef CONFIG_MX6SX
  78. #define AIPS3_BASE_ADDR 0x02200000
  79. #define AIPS3_END_ADDR 0x022FFFFF
  80. #define WEIM_ARB_BASE_ADDR 0x50000000
  81. #define WEIM_ARB_END_ADDR 0x57FFFFFF
  82. #define QSPI1_ARB_BASE_ADDR 0x60000000
  83. #define QSPI1_ARB_END_ADDR 0x6FFFFFFF
  84. #define QSPI2_ARB_BASE_ADDR 0x70000000
  85. #define QSPI2_ARB_END_ADDR 0x7FFFFFFF
  86. #else
  87. #define SATA_ARB_BASE_ADDR 0x02200000
  88. #define SATA_ARB_END_ADDR 0x02203FFF
  89. #define OPENVG_ARB_BASE_ADDR 0x02204000
  90. #define OPENVG_ARB_END_ADDR 0x02207FFF
  91. #define HSI_ARB_BASE_ADDR 0x02208000
  92. #define HSI_ARB_END_ADDR 0x0220BFFF
  93. #define IPU1_ARB_BASE_ADDR 0x02400000
  94. #define IPU1_ARB_END_ADDR 0x027FFFFF
  95. #define IPU2_ARB_BASE_ADDR 0x02800000
  96. #define IPU2_ARB_END_ADDR 0x02BFFFFF
  97. #define WEIM_ARB_BASE_ADDR 0x08000000
  98. #define WEIM_ARB_END_ADDR 0x0FFFFFFF
  99. #endif
  100. #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
  101. #define MMDC0_ARB_BASE_ADDR 0x80000000
  102. #define MMDC0_ARB_END_ADDR 0xFFFFFFFF
  103. #define MMDC1_ARB_BASE_ADDR 0xC0000000
  104. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  105. #else
  106. #define MMDC0_ARB_BASE_ADDR 0x10000000
  107. #define MMDC0_ARB_END_ADDR 0x7FFFFFFF
  108. #define MMDC1_ARB_BASE_ADDR 0x80000000
  109. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  110. #endif
  111. #ifndef CONFIG_MX6SX
  112. #define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR
  113. #define IPU_SOC_OFFSET 0x00200000
  114. #endif
  115. /* Defines for Blocks connected via AIPS (SkyBlue) */
  116. #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
  117. #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
  118. #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
  119. #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
  120. #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
  121. #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
  122. #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
  123. #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
  124. #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
  125. #ifdef CONFIG_MX6SL
  126. #define UART5_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  127. #define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000)
  128. #define UART2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  129. #define SSI1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  130. #define SSI2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  131. #define SSI3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  132. #define UART3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  133. #define UART4_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000)
  134. #else
  135. #ifndef CONFIG_MX6SX
  136. #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  137. #endif
  138. #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
  139. #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  140. #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  141. #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  142. #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  143. #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  144. #endif
  145. #ifndef CONFIG_MX6SX
  146. #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
  147. #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
  148. #endif
  149. #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
  150. #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
  151. #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
  152. #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
  153. #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
  154. #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
  155. #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
  156. #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
  157. #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
  158. #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
  159. #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
  160. #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
  161. #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
  162. #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
  163. #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
  164. #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  165. #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
  166. #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
  167. #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
  168. #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
  169. #define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000)
  170. #define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000)
  171. #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
  172. #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
  173. #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
  174. #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
  175. #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
  176. #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
  177. #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
  178. #ifdef CONFIG_MX6SL
  179. #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  180. #define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  181. #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  182. #elif CONFIG_MX6SX
  183. #define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  184. #define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  185. #define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
  186. #define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
  187. #define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
  188. #define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
  189. #else
  190. #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  191. #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  192. #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  193. #endif
  194. #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
  195. #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
  196. #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
  197. #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
  198. #ifdef CONFIG_MX6SL
  199. #define USBO2H_PL301_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
  200. #define USBO2H_USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
  201. #else
  202. #define USBOH3_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
  203. #define USBOH3_USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
  204. #endif
  205. #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
  206. #ifdef CONFIG_MX6SL
  207. #define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  208. #else
  209. #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  210. #endif
  211. #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
  212. #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
  213. #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
  214. #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
  215. #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
  216. #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
  217. #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
  218. #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
  219. #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
  220. #ifdef CONFIG_MX6SL
  221. #define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  222. #elif CONFIG_MX6SX
  223. #define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  224. #else
  225. #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  226. #endif
  227. #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
  228. #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
  229. #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
  230. #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
  231. #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  232. #ifdef CONFIG_MX6SX
  233. #define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  234. #else
  235. #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  236. #endif
  237. #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
  238. #ifdef CONFIG_MX6SX
  239. #define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  240. #else
  241. #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  242. #endif
  243. #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
  244. #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
  245. #ifdef CONFIG_MX6SX
  246. #define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  247. #define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  248. #define QSPI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  249. #else
  250. #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  251. #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  252. #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  253. #endif
  254. #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
  255. #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
  256. #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
  257. #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
  258. #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  259. #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  260. #ifdef CONFIG_MX6SX
  261. #define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000)
  262. #define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000)
  263. #define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000)
  264. #define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000)
  265. #define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000)
  266. #define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000)
  267. #define LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000)
  268. #define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000)
  269. #define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000)
  270. #define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000)
  271. #define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000)
  272. #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
  273. #define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
  274. #define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
  275. #define WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
  276. #define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
  277. #define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
  278. #define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
  279. #define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000)
  280. #define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000)
  281. #define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000)
  282. #define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000)
  283. #define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000)
  284. #define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000)
  285. #define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000)
  286. #endif
  287. #define CHIP_REV_1_0 0x10
  288. #define CHIP_REV_1_2 0x12
  289. #define CHIP_REV_1_5 0x15
  290. #ifndef CONFIG_MX6SX
  291. #define IRAM_SIZE 0x00040000
  292. #else
  293. #define IRAM_SIZE 0x00020000
  294. #endif
  295. #define FEC_QUIRK_ENET_MAC
  296. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  297. #include <asm/types.h>
  298. extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
  299. /* System Reset Controller (SRC) */
  300. struct src {
  301. u32 scr;
  302. u32 sbmr1;
  303. u32 srsr;
  304. u32 reserved1[2];
  305. u32 sisr;
  306. u32 simr;
  307. u32 sbmr2;
  308. u32 gpr1;
  309. u32 gpr2;
  310. u32 gpr3;
  311. u32 gpr4;
  312. u32 gpr5;
  313. u32 gpr6;
  314. u32 gpr7;
  315. u32 gpr8;
  316. u32 gpr9;
  317. u32 gpr10;
  318. };
  319. /* GPR1 bitfields */
  320. #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21
  321. #define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
  322. #define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13
  323. #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
  324. /* GPR3 bitfields */
  325. #define IOMUXC_GPR3_GPU_DBG_OFFSET 29
  326. #define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
  327. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28
  328. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
  329. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27
  330. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
  331. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26
  332. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
  333. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25
  334. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
  335. #define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21
  336. #define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
  337. #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17
  338. #define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
  339. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16
  340. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
  341. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15
  342. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
  343. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14
  344. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
  345. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13
  346. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
  347. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12
  348. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
  349. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11
  350. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
  351. #define IOMUXC_GPR3_IPU_DIAG_OFFSET 10
  352. #define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
  353. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0
  354. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1
  355. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2
  356. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3
  357. #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8
  358. #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
  359. #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6
  360. #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
  361. #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4
  362. #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
  363. #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2
  364. #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
  365. struct iomuxc {
  366. #ifdef CONFIG_MX6SX
  367. u8 reserved[0x4000];
  368. #endif
  369. u32 gpr[14];
  370. u32 omux[5];
  371. /* mux and pad registers */
  372. };
  373. #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20
  374. #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
  375. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16
  376. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
  377. #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15
  378. #define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  379. #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  380. #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  381. #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0
  382. #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1
  383. #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10
  384. #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  385. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  386. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  387. #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9
  388. #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  389. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  390. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  391. #define IOMUXC_GPR2_BITMAP_SPWG 0
  392. #define IOMUXC_GPR2_BITMAP_JEIDA 1
  393. #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8
  394. #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  395. #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  396. #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  397. #define IOMUXC_GPR2_DATA_WIDTH_18 0
  398. #define IOMUXC_GPR2_DATA_WIDTH_24 1
  399. #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7
  400. #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  401. #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  402. #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  403. #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6
  404. #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  405. #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  406. #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  407. #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5
  408. #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  409. #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  410. #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  411. #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4
  412. #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
  413. #define IOMUXC_GPR2_MODE_DISABLED 0
  414. #define IOMUXC_GPR2_MODE_ENABLED_DI0 1
  415. #define IOMUXC_GPR2_MODE_ENABLED_DI1 3
  416. #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2
  417. #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  418. #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  419. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  420. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  421. #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0
  422. #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  423. #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  424. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  425. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  426. /* ECSPI registers */
  427. struct cspi_regs {
  428. u32 rxdata;
  429. u32 txdata;
  430. u32 ctrl;
  431. u32 cfg;
  432. u32 intr;
  433. u32 dma;
  434. u32 stat;
  435. u32 period;
  436. };
  437. /*
  438. * CSPI register definitions
  439. */
  440. #define MXC_ECSPI
  441. #define MXC_CSPICTRL_EN (1 << 0)
  442. #define MXC_CSPICTRL_MODE (1 << 1)
  443. #define MXC_CSPICTRL_XCH (1 << 2)
  444. #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
  445. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  446. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  447. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  448. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  449. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  450. #define MXC_CSPICTRL_MAXBITS 0xfff
  451. #define MXC_CSPICTRL_TC (1 << 7)
  452. #define MXC_CSPICTRL_RXOVF (1 << 6)
  453. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  454. #define MAX_SPI_BYTES 32
  455. /* Bit position inside CTRL register to be associated with SS */
  456. #define MXC_CSPICTRL_CHAN 18
  457. /* Bit position inside CON register to be associated with SS */
  458. #define MXC_CSPICON_PHA 0 /* SCLK phase control */
  459. #define MXC_CSPICON_POL 4 /* SCLK polarity */
  460. #define MXC_CSPICON_SSPOL 12 /* SS polarity */
  461. #define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
  462. #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL)
  463. #define MXC_SPI_BASE_ADDRESSES \
  464. ECSPI1_BASE_ADDR, \
  465. ECSPI2_BASE_ADDR, \
  466. ECSPI3_BASE_ADDR, \
  467. ECSPI4_BASE_ADDR
  468. #else
  469. #define MXC_SPI_BASE_ADDRESSES \
  470. ECSPI1_BASE_ADDR, \
  471. ECSPI2_BASE_ADDR, \
  472. ECSPI3_BASE_ADDR, \
  473. ECSPI4_BASE_ADDR, \
  474. ECSPI5_BASE_ADDR
  475. #endif
  476. struct ocotp_regs {
  477. u32 ctrl;
  478. u32 ctrl_set;
  479. u32 ctrl_clr;
  480. u32 ctrl_tog;
  481. u32 timing;
  482. u32 rsvd0[3];
  483. u32 data;
  484. u32 rsvd1[3];
  485. u32 read_ctrl;
  486. u32 rsvd2[3];
  487. u32 read_fuse_data;
  488. u32 rsvd3[3];
  489. u32 sw_sticky;
  490. u32 rsvd4[3];
  491. u32 scs;
  492. u32 scs_set;
  493. u32 scs_clr;
  494. u32 scs_tog;
  495. u32 crc_addr;
  496. u32 rsvd5[3];
  497. u32 crc_value;
  498. u32 rsvd6[3];
  499. u32 version;
  500. u32 rsvd7[0xdb];
  501. struct fuse_bank {
  502. u32 fuse_regs[0x20];
  503. } bank[16];
  504. };
  505. struct fuse_bank0_regs {
  506. u32 lock;
  507. u32 rsvd0[3];
  508. u32 uid_low;
  509. u32 rsvd1[3];
  510. u32 uid_high;
  511. u32 rsvd2[3];
  512. u32 rsvd3[4];
  513. u32 rsvd4[4];
  514. u32 rsvd5[4];
  515. u32 cfg5;
  516. u32 rsvd6[3];
  517. u32 rsvd7[4];
  518. };
  519. #ifdef CONFIG_MX6SX
  520. struct fuse_bank4_regs {
  521. u32 sjc_resp_low;
  522. u32 rsvd0[3];
  523. u32 sjc_resp_high;
  524. u32 rsvd1[3];
  525. u32 mac_addr_low;
  526. u32 rsvd2[3];
  527. u32 mac_addr_high;
  528. u32 rsvd3[3];
  529. u32 mac_addr2;
  530. u32 rsvd4[7];
  531. u32 gp1;
  532. u32 rsvd5[7];
  533. };
  534. #else
  535. struct fuse_bank4_regs {
  536. u32 sjc_resp_low;
  537. u32 rsvd0[3];
  538. u32 sjc_resp_high;
  539. u32 rsvd1[3];
  540. u32 mac_addr_low;
  541. u32 rsvd2[3];
  542. u32 mac_addr_high;
  543. u32 rsvd3[0xb];
  544. u32 gp1;
  545. u32 rsvd4[3];
  546. u32 gp2;
  547. u32 rsvd5[3];
  548. };
  549. #endif
  550. struct aipstz_regs {
  551. u32 mprot0;
  552. u32 mprot1;
  553. u32 rsvd[0xe];
  554. u32 opacr0;
  555. u32 opacr1;
  556. u32 opacr2;
  557. u32 opacr3;
  558. u32 opacr4;
  559. };
  560. struct anatop_regs {
  561. u32 pll_sys; /* 0x000 */
  562. u32 pll_sys_set; /* 0x004 */
  563. u32 pll_sys_clr; /* 0x008 */
  564. u32 pll_sys_tog; /* 0x00c */
  565. u32 usb1_pll_480_ctrl; /* 0x010 */
  566. u32 usb1_pll_480_ctrl_set; /* 0x014 */
  567. u32 usb1_pll_480_ctrl_clr; /* 0x018 */
  568. u32 usb1_pll_480_ctrl_tog; /* 0x01c */
  569. u32 usb2_pll_480_ctrl; /* 0x020 */
  570. u32 usb2_pll_480_ctrl_set; /* 0x024 */
  571. u32 usb2_pll_480_ctrl_clr; /* 0x028 */
  572. u32 usb2_pll_480_ctrl_tog; /* 0x02c */
  573. u32 pll_528; /* 0x030 */
  574. u32 pll_528_set; /* 0x034 */
  575. u32 pll_528_clr; /* 0x038 */
  576. u32 pll_528_tog; /* 0x03c */
  577. u32 pll_528_ss; /* 0x040 */
  578. u32 rsvd0[3];
  579. u32 pll_528_num; /* 0x050 */
  580. u32 rsvd1[3];
  581. u32 pll_528_denom; /* 0x060 */
  582. u32 rsvd2[3];
  583. u32 pll_audio; /* 0x070 */
  584. u32 pll_audio_set; /* 0x074 */
  585. u32 pll_audio_clr; /* 0x078 */
  586. u32 pll_audio_tog; /* 0x07c */
  587. u32 pll_audio_num; /* 0x080 */
  588. u32 rsvd3[3];
  589. u32 pll_audio_denom; /* 0x090 */
  590. u32 rsvd4[3];
  591. u32 pll_video; /* 0x0a0 */
  592. u32 pll_video_set; /* 0x0a4 */
  593. u32 pll_video_clr; /* 0x0a8 */
  594. u32 pll_video_tog; /* 0x0ac */
  595. u32 pll_video_num; /* 0x0b0 */
  596. u32 rsvd5[3];
  597. u32 pll_video_denom; /* 0x0c0 */
  598. u32 rsvd6[3];
  599. u32 pll_mlb; /* 0x0d0 */
  600. u32 pll_mlb_set; /* 0x0d4 */
  601. u32 pll_mlb_clr; /* 0x0d8 */
  602. u32 pll_mlb_tog; /* 0x0dc */
  603. u32 pll_enet; /* 0x0e0 */
  604. u32 pll_enet_set; /* 0x0e4 */
  605. u32 pll_enet_clr; /* 0x0e8 */
  606. u32 pll_enet_tog; /* 0x0ec */
  607. u32 pfd_480; /* 0x0f0 */
  608. u32 pfd_480_set; /* 0x0f4 */
  609. u32 pfd_480_clr; /* 0x0f8 */
  610. u32 pfd_480_tog; /* 0x0fc */
  611. u32 pfd_528; /* 0x100 */
  612. u32 pfd_528_set; /* 0x104 */
  613. u32 pfd_528_clr; /* 0x108 */
  614. u32 pfd_528_tog; /* 0x10c */
  615. u32 reg_1p1; /* 0x110 */
  616. u32 reg_1p1_set; /* 0x114 */
  617. u32 reg_1p1_clr; /* 0x118 */
  618. u32 reg_1p1_tog; /* 0x11c */
  619. u32 reg_3p0; /* 0x120 */
  620. u32 reg_3p0_set; /* 0x124 */
  621. u32 reg_3p0_clr; /* 0x128 */
  622. u32 reg_3p0_tog; /* 0x12c */
  623. u32 reg_2p5; /* 0x130 */
  624. u32 reg_2p5_set; /* 0x134 */
  625. u32 reg_2p5_clr; /* 0x138 */
  626. u32 reg_2p5_tog; /* 0x13c */
  627. u32 reg_core; /* 0x140 */
  628. u32 reg_core_set; /* 0x144 */
  629. u32 reg_core_clr; /* 0x148 */
  630. u32 reg_core_tog; /* 0x14c */
  631. u32 ana_misc0; /* 0x150 */
  632. u32 ana_misc0_set; /* 0x154 */
  633. u32 ana_misc0_clr; /* 0x158 */
  634. u32 ana_misc0_tog; /* 0x15c */
  635. u32 ana_misc1; /* 0x160 */
  636. u32 ana_misc1_set; /* 0x164 */
  637. u32 ana_misc1_clr; /* 0x168 */
  638. u32 ana_misc1_tog; /* 0x16c */
  639. u32 ana_misc2; /* 0x170 */
  640. u32 ana_misc2_set; /* 0x174 */
  641. u32 ana_misc2_clr; /* 0x178 */
  642. u32 ana_misc2_tog; /* 0x17c */
  643. u32 tempsense0; /* 0x180 */
  644. u32 tempsense0_set; /* 0x184 */
  645. u32 tempsense0_clr; /* 0x188 */
  646. u32 tempsense0_tog; /* 0x18c */
  647. u32 tempsense1; /* 0x190 */
  648. u32 tempsense1_set; /* 0x194 */
  649. u32 tempsense1_clr; /* 0x198 */
  650. u32 tempsense1_tog; /* 0x19c */
  651. u32 usb1_vbus_detect; /* 0x1a0 */
  652. u32 usb1_vbus_detect_set; /* 0x1a4 */
  653. u32 usb1_vbus_detect_clr; /* 0x1a8 */
  654. u32 usb1_vbus_detect_tog; /* 0x1ac */
  655. u32 usb1_chrg_detect; /* 0x1b0 */
  656. u32 usb1_chrg_detect_set; /* 0x1b4 */
  657. u32 usb1_chrg_detect_clr; /* 0x1b8 */
  658. u32 usb1_chrg_detect_tog; /* 0x1bc */
  659. u32 usb1_vbus_det_stat; /* 0x1c0 */
  660. u32 usb1_vbus_det_stat_set; /* 0x1c4 */
  661. u32 usb1_vbus_det_stat_clr; /* 0x1c8 */
  662. u32 usb1_vbus_det_stat_tog; /* 0x1cc */
  663. u32 usb1_chrg_det_stat; /* 0x1d0 */
  664. u32 usb1_chrg_det_stat_set; /* 0x1d4 */
  665. u32 usb1_chrg_det_stat_clr; /* 0x1d8 */
  666. u32 usb1_chrg_det_stat_tog; /* 0x1dc */
  667. u32 usb1_loopback; /* 0x1e0 */
  668. u32 usb1_loopback_set; /* 0x1e4 */
  669. u32 usb1_loopback_clr; /* 0x1e8 */
  670. u32 usb1_loopback_tog; /* 0x1ec */
  671. u32 usb1_misc; /* 0x1f0 */
  672. u32 usb1_misc_set; /* 0x1f4 */
  673. u32 usb1_misc_clr; /* 0x1f8 */
  674. u32 usb1_misc_tog; /* 0x1fc */
  675. u32 usb2_vbus_detect; /* 0x200 */
  676. u32 usb2_vbus_detect_set; /* 0x204 */
  677. u32 usb2_vbus_detect_clr; /* 0x208 */
  678. u32 usb2_vbus_detect_tog; /* 0x20c */
  679. u32 usb2_chrg_detect; /* 0x210 */
  680. u32 usb2_chrg_detect_set; /* 0x214 */
  681. u32 usb2_chrg_detect_clr; /* 0x218 */
  682. u32 usb2_chrg_detect_tog; /* 0x21c */
  683. u32 usb2_vbus_det_stat; /* 0x220 */
  684. u32 usb2_vbus_det_stat_set; /* 0x224 */
  685. u32 usb2_vbus_det_stat_clr; /* 0x228 */
  686. u32 usb2_vbus_det_stat_tog; /* 0x22c */
  687. u32 usb2_chrg_det_stat; /* 0x230 */
  688. u32 usb2_chrg_det_stat_set; /* 0x234 */
  689. u32 usb2_chrg_det_stat_clr; /* 0x238 */
  690. u32 usb2_chrg_det_stat_tog; /* 0x23c */
  691. u32 usb2_loopback; /* 0x240 */
  692. u32 usb2_loopback_set; /* 0x244 */
  693. u32 usb2_loopback_clr; /* 0x248 */
  694. u32 usb2_loopback_tog; /* 0x24c */
  695. u32 usb2_misc; /* 0x250 */
  696. u32 usb2_misc_set; /* 0x254 */
  697. u32 usb2_misc_clr; /* 0x258 */
  698. u32 usb2_misc_tog; /* 0x25c */
  699. u32 digprog; /* 0x260 */
  700. u32 reserved1[7];
  701. u32 digprog_sololite; /* 0x280 */
  702. };
  703. #define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8)
  704. #define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
  705. #define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8))
  706. #define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n))
  707. #define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8))
  708. #define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
  709. struct wdog_regs {
  710. u16 wcr; /* Control */
  711. u16 wsr; /* Service */
  712. u16 wrsr; /* Reset Status */
  713. u16 wicr; /* Interrupt Control */
  714. u16 wmcr; /* Miscellaneous Control */
  715. };
  716. #define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
  717. #define PWMCR_DOZEEN (1 << 24)
  718. #define PWMCR_WAITEN (1 << 23)
  719. #define PWMCR_DBGEN (1 << 22)
  720. #define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
  721. #define PWMCR_CLKSRC_IPG (1 << 16)
  722. #define PWMCR_EN (1 << 0)
  723. struct pwm_regs {
  724. u32 cr;
  725. u32 sr;
  726. u32 ir;
  727. u32 sar;
  728. u32 pr;
  729. u32 cnr;
  730. };
  731. #endif /* __ASSEMBLER__*/
  732. #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */