uec.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #if defined(CONFIG_QE)
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CFG_UEC1_UCC_NUM,
  36. .rx_clock = CFG_UEC1_RX_CLK,
  37. .tx_clock = CFG_UEC1_TX_CLK,
  38. .eth_type = CFG_UEC1_ETH_TYPE,
  39. },
  40. #if (CFG_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CFG_UEC1_PHY_ADDR,
  52. .enet_interface = CFG_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CFG_UEC2_UCC_NUM,
  59. .rx_clock = CFG_UEC2_RX_CLK,
  60. .tx_clock = CFG_UEC2_TX_CLK,
  61. .eth_type = CFG_UEC2_ETH_TYPE,
  62. },
  63. #if (CFG_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CFG_UEC2_PHY_ADDR,
  75. .enet_interface = CFG_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CFG_UEC3_UCC_NUM,
  82. .rx_clock = CFG_UEC3_RX_CLK,
  83. .tx_clock = CFG_UEC3_TX_CLK,
  84. .eth_type = CFG_UEC3_ETH_TYPE,
  85. },
  86. #if (CFG_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CFG_UEC3_PHY_ADDR,
  98. .enet_interface = CFG_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CFG_UEC4_UCC_NUM,
  105. .rx_clock = CFG_UEC4_RX_CLK,
  106. .tx_clock = CFG_UEC4_TX_CLK,
  107. .eth_type = CFG_UEC4_ETH_TYPE,
  108. },
  109. #if (CFG_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CFG_UEC4_PHY_ADDR,
  121. .enet_interface = CFG_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  125. {
  126. uec_t *uec_regs;
  127. u32 maccfg1;
  128. if (!uec) {
  129. printf("%s: uec not initial\n", __FUNCTION__);
  130. return -EINVAL;
  131. }
  132. uec_regs = uec->uec_regs;
  133. maccfg1 = in_be32(&uec_regs->maccfg1);
  134. if (mode & COMM_DIR_TX) {
  135. maccfg1 |= MACCFG1_ENABLE_TX;
  136. out_be32(&uec_regs->maccfg1, maccfg1);
  137. uec->mac_tx_enabled = 1;
  138. }
  139. if (mode & COMM_DIR_RX) {
  140. maccfg1 |= MACCFG1_ENABLE_RX;
  141. out_be32(&uec_regs->maccfg1, maccfg1);
  142. uec->mac_rx_enabled = 1;
  143. }
  144. return 0;
  145. }
  146. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  147. {
  148. uec_t *uec_regs;
  149. u32 maccfg1;
  150. if (!uec) {
  151. printf("%s: uec not initial\n", __FUNCTION__);
  152. return -EINVAL;
  153. }
  154. uec_regs = uec->uec_regs;
  155. maccfg1 = in_be32(&uec_regs->maccfg1);
  156. if (mode & COMM_DIR_TX) {
  157. maccfg1 &= ~MACCFG1_ENABLE_TX;
  158. out_be32(&uec_regs->maccfg1, maccfg1);
  159. uec->mac_tx_enabled = 0;
  160. }
  161. if (mode & COMM_DIR_RX) {
  162. maccfg1 &= ~MACCFG1_ENABLE_RX;
  163. out_be32(&uec_regs->maccfg1, maccfg1);
  164. uec->mac_rx_enabled = 0;
  165. }
  166. return 0;
  167. }
  168. static int uec_graceful_stop_tx(uec_private_t *uec)
  169. {
  170. ucc_fast_t *uf_regs;
  171. u32 cecr_subblock;
  172. u32 ucce;
  173. if (!uec || !uec->uccf) {
  174. printf("%s: No handle passed.\n", __FUNCTION__);
  175. return -EINVAL;
  176. }
  177. uf_regs = uec->uccf->uf_regs;
  178. /* Clear the grace stop event */
  179. out_be32(&uf_regs->ucce, UCCE_GRA);
  180. /* Issue host command */
  181. cecr_subblock =
  182. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  183. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  184. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  185. /* Wait for command to complete */
  186. do {
  187. ucce = in_be32(&uf_regs->ucce);
  188. } while (! (ucce & UCCE_GRA));
  189. uec->grace_stopped_tx = 1;
  190. return 0;
  191. }
  192. static int uec_graceful_stop_rx(uec_private_t *uec)
  193. {
  194. u32 cecr_subblock;
  195. u8 ack;
  196. if (!uec) {
  197. printf("%s: No handle passed.\n", __FUNCTION__);
  198. return -EINVAL;
  199. }
  200. if (!uec->p_rx_glbl_pram) {
  201. printf("%s: No init rx global parameter\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. /* Clear acknowledge bit */
  205. ack = uec->p_rx_glbl_pram->rxgstpack;
  206. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  207. uec->p_rx_glbl_pram->rxgstpack = ack;
  208. /* Keep issuing cmd and checking ack bit until it is asserted */
  209. do {
  210. /* Issue host command */
  211. cecr_subblock =
  212. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  213. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  214. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  215. ack = uec->p_rx_glbl_pram->rxgstpack;
  216. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  217. uec->grace_stopped_rx = 1;
  218. return 0;
  219. }
  220. static int uec_restart_tx(uec_private_t *uec)
  221. {
  222. u32 cecr_subblock;
  223. if (!uec || !uec->uec_info) {
  224. printf("%s: No handle passed.\n", __FUNCTION__);
  225. return -EINVAL;
  226. }
  227. cecr_subblock =
  228. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  229. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  230. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  231. uec->grace_stopped_tx = 0;
  232. return 0;
  233. }
  234. static int uec_restart_rx(uec_private_t *uec)
  235. {
  236. u32 cecr_subblock;
  237. if (!uec || !uec->uec_info) {
  238. printf("%s: No handle passed.\n", __FUNCTION__);
  239. return -EINVAL;
  240. }
  241. cecr_subblock =
  242. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  243. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  244. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  245. uec->grace_stopped_rx = 0;
  246. return 0;
  247. }
  248. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  249. {
  250. ucc_fast_private_t *uccf;
  251. if (!uec || !uec->uccf) {
  252. printf("%s: No handle passed.\n", __FUNCTION__);
  253. return -EINVAL;
  254. }
  255. uccf = uec->uccf;
  256. /* check if the UCC number is in range. */
  257. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  258. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  259. return -EINVAL;
  260. }
  261. /* Enable MAC */
  262. uec_mac_enable(uec, mode);
  263. /* Enable UCC fast */
  264. ucc_fast_enable(uccf, mode);
  265. /* RISC microcode start */
  266. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  267. uec_restart_tx(uec);
  268. }
  269. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  270. uec_restart_rx(uec);
  271. }
  272. return 0;
  273. }
  274. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  275. {
  276. ucc_fast_private_t *uccf;
  277. if (!uec || !uec->uccf) {
  278. printf("%s: No handle passed.\n", __FUNCTION__);
  279. return -EINVAL;
  280. }
  281. uccf = uec->uccf;
  282. /* check if the UCC number is in range. */
  283. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  284. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  285. return -EINVAL;
  286. }
  287. /* Stop any transmissions */
  288. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  289. uec_graceful_stop_tx(uec);
  290. }
  291. /* Stop any receptions */
  292. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  293. uec_graceful_stop_rx(uec);
  294. }
  295. /* Disable the UCC fast */
  296. ucc_fast_disable(uec->uccf, mode);
  297. /* Disable the MAC */
  298. uec_mac_disable(uec, mode);
  299. return 0;
  300. }
  301. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  302. {
  303. uec_t *uec_regs;
  304. u32 maccfg2;
  305. if (!uec) {
  306. printf("%s: uec not initial\n", __FUNCTION__);
  307. return -EINVAL;
  308. }
  309. uec_regs = uec->uec_regs;
  310. if (duplex == DUPLEX_HALF) {
  311. maccfg2 = in_be32(&uec_regs->maccfg2);
  312. maccfg2 &= ~MACCFG2_FDX;
  313. out_be32(&uec_regs->maccfg2, maccfg2);
  314. }
  315. if (duplex == DUPLEX_FULL) {
  316. maccfg2 = in_be32(&uec_regs->maccfg2);
  317. maccfg2 |= MACCFG2_FDX;
  318. out_be32(&uec_regs->maccfg2, maccfg2);
  319. }
  320. return 0;
  321. }
  322. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  323. {
  324. enet_interface_e enet_if_mode;
  325. uec_info_t *uec_info;
  326. uec_t *uec_regs;
  327. u32 upsmr;
  328. u32 maccfg2;
  329. if (!uec) {
  330. printf("%s: uec not initial\n", __FUNCTION__);
  331. return -EINVAL;
  332. }
  333. uec_info = uec->uec_info;
  334. uec_regs = uec->uec_regs;
  335. enet_if_mode = if_mode;
  336. maccfg2 = in_be32(&uec_regs->maccfg2);
  337. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  338. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  339. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  340. switch (enet_if_mode) {
  341. case ENET_100_MII:
  342. case ENET_10_MII:
  343. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  344. break;
  345. case ENET_1000_GMII:
  346. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  347. break;
  348. case ENET_1000_TBI:
  349. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  350. upsmr |= UPSMR_TBIM;
  351. break;
  352. case ENET_1000_RTBI:
  353. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  354. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  355. break;
  356. case ENET_1000_RGMII:
  357. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  358. upsmr |= UPSMR_RPM;
  359. break;
  360. case ENET_100_RGMII:
  361. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  362. upsmr |= UPSMR_RPM;
  363. break;
  364. case ENET_10_RGMII:
  365. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  366. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  367. break;
  368. case ENET_100_RMII:
  369. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  370. upsmr |= UPSMR_RMM;
  371. break;
  372. case ENET_10_RMII:
  373. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  374. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  375. break;
  376. default:
  377. return -EINVAL;
  378. break;
  379. }
  380. out_be32(&uec_regs->maccfg2, maccfg2);
  381. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  382. return 0;
  383. }
  384. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  385. {
  386. uint timeout = 0x1000;
  387. u32 miimcfg = 0;
  388. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  389. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  390. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  391. /* Wait until the bus is free */
  392. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  393. if (timeout <= 0) {
  394. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  395. return -ETIMEDOUT;
  396. }
  397. return 0;
  398. }
  399. static int init_phy(struct eth_device *dev)
  400. {
  401. uec_private_t *uec;
  402. uec_mii_t *umii_regs;
  403. struct uec_mii_info *mii_info;
  404. struct phy_info *curphy;
  405. int err;
  406. uec = (uec_private_t *)dev->priv;
  407. umii_regs = uec->uec_mii_regs;
  408. uec->oldlink = 0;
  409. uec->oldspeed = 0;
  410. uec->oldduplex = -1;
  411. mii_info = malloc(sizeof(*mii_info));
  412. if (!mii_info) {
  413. printf("%s: Could not allocate mii_info", dev->name);
  414. return -ENOMEM;
  415. }
  416. memset(mii_info, 0, sizeof(*mii_info));
  417. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  418. mii_info->speed = SPEED_1000;
  419. } else {
  420. mii_info->speed = SPEED_100;
  421. }
  422. mii_info->duplex = DUPLEX_FULL;
  423. mii_info->pause = 0;
  424. mii_info->link = 1;
  425. mii_info->advertising = (ADVERTISED_10baseT_Half |
  426. ADVERTISED_10baseT_Full |
  427. ADVERTISED_100baseT_Half |
  428. ADVERTISED_100baseT_Full |
  429. ADVERTISED_1000baseT_Full);
  430. mii_info->autoneg = 1;
  431. mii_info->mii_id = uec->uec_info->phy_address;
  432. mii_info->dev = dev;
  433. mii_info->mdio_read = &uec_read_phy_reg;
  434. mii_info->mdio_write = &uec_write_phy_reg;
  435. uec->mii_info = mii_info;
  436. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  437. if (init_mii_management_configuration(umii_regs)) {
  438. printf("%s: The MII Bus is stuck!", dev->name);
  439. err = -1;
  440. goto bus_fail;
  441. }
  442. /* get info for this PHY */
  443. curphy = uec_get_phy_info(uec->mii_info);
  444. if (!curphy) {
  445. printf("%s: No PHY found", dev->name);
  446. err = -1;
  447. goto no_phy;
  448. }
  449. mii_info->phyinfo = curphy;
  450. /* Run the commands which initialize the PHY */
  451. if (curphy->init) {
  452. err = curphy->init(uec->mii_info);
  453. if (err)
  454. goto phy_init_fail;
  455. }
  456. return 0;
  457. phy_init_fail:
  458. no_phy:
  459. bus_fail:
  460. free(mii_info);
  461. return err;
  462. }
  463. static void adjust_link(struct eth_device *dev)
  464. {
  465. uec_private_t *uec = (uec_private_t *)dev->priv;
  466. uec_t *uec_regs;
  467. struct uec_mii_info *mii_info = uec->mii_info;
  468. extern void change_phy_interface_mode(struct eth_device *dev,
  469. enet_interface_e mode);
  470. uec_regs = uec->uec_regs;
  471. if (mii_info->link) {
  472. /* Now we make sure that we can be in full duplex mode.
  473. * If not, we operate in half-duplex mode. */
  474. if (mii_info->duplex != uec->oldduplex) {
  475. if (!(mii_info->duplex)) {
  476. uec_set_mac_duplex(uec, DUPLEX_HALF);
  477. printf("%s: Half Duplex\n", dev->name);
  478. } else {
  479. uec_set_mac_duplex(uec, DUPLEX_FULL);
  480. printf("%s: Full Duplex\n", dev->name);
  481. }
  482. uec->oldduplex = mii_info->duplex;
  483. }
  484. if (mii_info->speed != uec->oldspeed) {
  485. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  486. switch (mii_info->speed) {
  487. case 1000:
  488. break;
  489. case 100:
  490. printf ("switching to rgmii 100\n");
  491. /* change phy to rgmii 100 */
  492. change_phy_interface_mode(dev,
  493. ENET_100_RGMII);
  494. /* change the MAC interface mode */
  495. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  496. break;
  497. case 10:
  498. printf ("switching to rgmii 10\n");
  499. /* change phy to rgmii 10 */
  500. change_phy_interface_mode(dev,
  501. ENET_10_RGMII);
  502. /* change the MAC interface mode */
  503. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  504. break;
  505. default:
  506. printf("%s: Ack,Speed(%d)is illegal\n",
  507. dev->name, mii_info->speed);
  508. break;
  509. }
  510. }
  511. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  512. uec->oldspeed = mii_info->speed;
  513. }
  514. if (!uec->oldlink) {
  515. printf("%s: Link is up\n", dev->name);
  516. uec->oldlink = 1;
  517. }
  518. } else { /* if (mii_info->link) */
  519. if (uec->oldlink) {
  520. printf("%s: Link is down\n", dev->name);
  521. uec->oldlink = 0;
  522. uec->oldspeed = 0;
  523. uec->oldduplex = -1;
  524. }
  525. }
  526. }
  527. static void phy_change(struct eth_device *dev)
  528. {
  529. uec_private_t *uec = (uec_private_t *)dev->priv;
  530. /* Update the link, speed, duplex */
  531. uec->mii_info->phyinfo->read_status(uec->mii_info);
  532. /* Adjust the interface according to speed */
  533. adjust_link(dev);
  534. }
  535. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  536. {
  537. uec_t *uec_regs;
  538. u32 mac_addr1;
  539. u32 mac_addr2;
  540. if (!uec) {
  541. printf("%s: uec not initial\n", __FUNCTION__);
  542. return -EINVAL;
  543. }
  544. uec_regs = uec->uec_regs;
  545. /* if a station address of 0x12345678ABCD, perform a write to
  546. MACSTNADDR1 of 0xCDAB7856,
  547. MACSTNADDR2 of 0x34120000 */
  548. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  549. (mac_addr[3] << 8) | (mac_addr[2]);
  550. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  551. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  552. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  553. return 0;
  554. }
  555. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  556. int *threads_num_ret)
  557. {
  558. int num_threads_numerica;
  559. switch (threads_num) {
  560. case UEC_NUM_OF_THREADS_1:
  561. num_threads_numerica = 1;
  562. break;
  563. case UEC_NUM_OF_THREADS_2:
  564. num_threads_numerica = 2;
  565. break;
  566. case UEC_NUM_OF_THREADS_4:
  567. num_threads_numerica = 4;
  568. break;
  569. case UEC_NUM_OF_THREADS_6:
  570. num_threads_numerica = 6;
  571. break;
  572. case UEC_NUM_OF_THREADS_8:
  573. num_threads_numerica = 8;
  574. break;
  575. default:
  576. printf("%s: Bad number of threads value.",
  577. __FUNCTION__);
  578. return -EINVAL;
  579. }
  580. *threads_num_ret = num_threads_numerica;
  581. return 0;
  582. }
  583. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  584. {
  585. uec_info_t *uec_info;
  586. u32 end_bd;
  587. u8 bmrx = 0;
  588. int i;
  589. uec_info = uec->uec_info;
  590. /* Alloc global Tx parameter RAM page */
  591. uec->tx_glbl_pram_offset = qe_muram_alloc(
  592. sizeof(uec_tx_global_pram_t),
  593. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  594. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  595. qe_muram_addr(uec->tx_glbl_pram_offset);
  596. /* Zero the global Tx prameter RAM */
  597. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  598. /* Init global Tx parameter RAM */
  599. /* TEMODER, RMON statistics disable, one Tx queue */
  600. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  601. /* SQPTR */
  602. uec->send_q_mem_reg_offset = qe_muram_alloc(
  603. sizeof(uec_send_queue_qd_t),
  604. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  605. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  606. qe_muram_addr(uec->send_q_mem_reg_offset);
  607. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  608. /* Setup the table with TxBDs ring */
  609. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  610. * SIZEOFBD;
  611. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  612. (u32)(uec->p_tx_bd_ring));
  613. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  614. end_bd);
  615. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  616. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  617. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  618. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  619. /* TSTATE, global snooping, big endian, the CSB bus selected */
  620. bmrx = BMR_INIT_VALUE;
  621. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  622. /* IPH_Offset */
  623. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  624. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  625. }
  626. /* VTAG table */
  627. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  628. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  629. }
  630. /* TQPTR */
  631. uec->thread_dat_tx_offset = qe_muram_alloc(
  632. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  633. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  634. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  635. qe_muram_addr(uec->thread_dat_tx_offset);
  636. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  637. }
  638. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  639. {
  640. u8 bmrx = 0;
  641. int i;
  642. uec_82xx_address_filtering_pram_t *p_af_pram;
  643. /* Allocate global Rx parameter RAM page */
  644. uec->rx_glbl_pram_offset = qe_muram_alloc(
  645. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  646. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  647. qe_muram_addr(uec->rx_glbl_pram_offset);
  648. /* Zero Global Rx parameter RAM */
  649. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  650. /* Init global Rx parameter RAM */
  651. /* REMODER, Extended feature mode disable, VLAN disable,
  652. LossLess flow control disable, Receive firmware statisic disable,
  653. Extended address parsing mode disable, One Rx queues,
  654. Dynamic maximum/minimum frame length disable, IP checksum check
  655. disable, IP address alignment disable
  656. */
  657. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  658. /* RQPTR */
  659. uec->thread_dat_rx_offset = qe_muram_alloc(
  660. num_threads_rx * sizeof(uec_thread_data_rx_t),
  661. UEC_THREAD_DATA_ALIGNMENT);
  662. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  663. qe_muram_addr(uec->thread_dat_rx_offset);
  664. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  665. /* Type_or_Len */
  666. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  667. /* RxRMON base pointer, we don't need it */
  668. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  669. /* IntCoalescingPTR, we don't need it, no interrupt */
  670. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  671. /* RSTATE, global snooping, big endian, the CSB bus selected */
  672. bmrx = BMR_INIT_VALUE;
  673. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  674. /* MRBLR */
  675. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  676. /* RBDQPTR */
  677. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  678. sizeof(uec_rx_bd_queues_entry_t) + \
  679. sizeof(uec_rx_prefetched_bds_t),
  680. UEC_RX_BD_QUEUES_ALIGNMENT);
  681. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  682. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  683. /* Zero it */
  684. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  685. sizeof(uec_rx_prefetched_bds_t));
  686. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  687. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  688. (u32)uec->p_rx_bd_ring);
  689. /* MFLR */
  690. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  691. /* MINFLR */
  692. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  693. /* MAXD1 */
  694. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  695. /* MAXD2 */
  696. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  697. /* ECAM_PTR */
  698. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  699. /* L2QT */
  700. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  701. /* L3QT */
  702. for (i = 0; i < 8; i++) {
  703. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  704. }
  705. /* VLAN_TYPE */
  706. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  707. /* TCI */
  708. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  709. /* Clear PQ2 style address filtering hash table */
  710. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  711. uec->p_rx_glbl_pram->addressfiltering;
  712. p_af_pram->iaddr_h = 0;
  713. p_af_pram->iaddr_l = 0;
  714. p_af_pram->gaddr_h = 0;
  715. p_af_pram->gaddr_l = 0;
  716. }
  717. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  718. int thread_tx, int thread_rx)
  719. {
  720. uec_init_cmd_pram_t *p_init_enet_param;
  721. u32 init_enet_param_offset;
  722. uec_info_t *uec_info;
  723. int i;
  724. int snum;
  725. u32 init_enet_offset;
  726. u32 entry_val;
  727. u32 command;
  728. u32 cecr_subblock;
  729. uec_info = uec->uec_info;
  730. /* Allocate init enet command parameter */
  731. uec->init_enet_param_offset = qe_muram_alloc(
  732. sizeof(uec_init_cmd_pram_t), 4);
  733. init_enet_param_offset = uec->init_enet_param_offset;
  734. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  735. qe_muram_addr(uec->init_enet_param_offset);
  736. /* Zero init enet command struct */
  737. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  738. /* Init the command struct */
  739. p_init_enet_param = uec->p_init_enet_param;
  740. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  741. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  742. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  743. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  744. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  745. p_init_enet_param->largestexternallookupkeysize = 0;
  746. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  747. << ENET_INIT_PARAM_RGF_SHIFT;
  748. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  749. << ENET_INIT_PARAM_TGF_SHIFT;
  750. /* Init Rx global parameter pointer */
  751. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  752. (u32)uec_info->riscRx;
  753. /* Init Rx threads */
  754. for (i = 0; i < (thread_rx + 1); i++) {
  755. if ((snum = qe_get_snum()) < 0) {
  756. printf("%s can not get snum\n", __FUNCTION__);
  757. return -ENOMEM;
  758. }
  759. if (i==0) {
  760. init_enet_offset = 0;
  761. } else {
  762. init_enet_offset = qe_muram_alloc(
  763. sizeof(uec_thread_rx_pram_t),
  764. UEC_THREAD_RX_PRAM_ALIGNMENT);
  765. }
  766. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  767. init_enet_offset | (u32)uec_info->riscRx;
  768. p_init_enet_param->rxthread[i] = entry_val;
  769. }
  770. /* Init Tx global parameter pointer */
  771. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  772. (u32)uec_info->riscTx;
  773. /* Init Tx threads */
  774. for (i = 0; i < thread_tx; i++) {
  775. if ((snum = qe_get_snum()) < 0) {
  776. printf("%s can not get snum\n", __FUNCTION__);
  777. return -ENOMEM;
  778. }
  779. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  780. UEC_THREAD_TX_PRAM_ALIGNMENT);
  781. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  782. init_enet_offset | (u32)uec_info->riscTx;
  783. p_init_enet_param->txthread[i] = entry_val;
  784. }
  785. __asm__ __volatile__("sync");
  786. /* Issue QE command */
  787. command = QE_INIT_TX_RX;
  788. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  789. uec->uec_info->uf_info.ucc_num);
  790. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  791. init_enet_param_offset);
  792. return 0;
  793. }
  794. static int uec_startup(uec_private_t *uec)
  795. {
  796. uec_info_t *uec_info;
  797. ucc_fast_info_t *uf_info;
  798. ucc_fast_private_t *uccf;
  799. ucc_fast_t *uf_regs;
  800. uec_t *uec_regs;
  801. int num_threads_tx;
  802. int num_threads_rx;
  803. u32 utbipar;
  804. enet_interface_e enet_interface;
  805. u32 length;
  806. u32 align;
  807. qe_bd_t *bd;
  808. u8 *buf;
  809. int i;
  810. if (!uec || !uec->uec_info) {
  811. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  812. return -EINVAL;
  813. }
  814. uec_info = uec->uec_info;
  815. uf_info = &(uec_info->uf_info);
  816. /* Check if Rx BD ring len is illegal */
  817. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  818. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  819. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  820. __FUNCTION__);
  821. return -EINVAL;
  822. }
  823. /* Check if Tx BD ring len is illegal */
  824. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  825. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  826. __FUNCTION__);
  827. return -EINVAL;
  828. }
  829. /* Check if MRBLR is illegal */
  830. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  831. printf("%s: max rx buffer length must be mutliple of 128.\n",
  832. __FUNCTION__);
  833. return -EINVAL;
  834. }
  835. /* Both Rx and Tx are stopped */
  836. uec->grace_stopped_rx = 1;
  837. uec->grace_stopped_tx = 1;
  838. /* Init UCC fast */
  839. if (ucc_fast_init(uf_info, &uccf)) {
  840. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  841. return -ENOMEM;
  842. }
  843. /* Save uccf */
  844. uec->uccf = uccf;
  845. /* Convert the Tx threads number */
  846. if (uec_convert_threads_num(uec_info->num_threads_tx,
  847. &num_threads_tx)) {
  848. return -EINVAL;
  849. }
  850. /* Convert the Rx threads number */
  851. if (uec_convert_threads_num(uec_info->num_threads_rx,
  852. &num_threads_rx)) {
  853. return -EINVAL;
  854. }
  855. uf_regs = uccf->uf_regs;
  856. /* UEC register is following UCC fast registers */
  857. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  858. /* Save the UEC register pointer to UEC private struct */
  859. uec->uec_regs = uec_regs;
  860. /* Init UPSMR, enable hardware statistics (UCC) */
  861. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  862. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  863. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  864. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  865. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  866. /* Setup MAC interface mode */
  867. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  868. /* Setup MII management base */
  869. #ifndef CONFIG_eTSEC_MDIO_BUS
  870. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  871. #else
  872. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  873. #endif
  874. /* Setup MII master clock source */
  875. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  876. /* Setup UTBIPAR */
  877. utbipar = in_be32(&uec_regs->utbipar);
  878. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  879. enet_interface = uec->uec_info->enet_interface;
  880. if (enet_interface == ENET_1000_TBI ||
  881. enet_interface == ENET_1000_RTBI) {
  882. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  883. << UTBIPAR_PHY_ADDRESS_SHIFT;
  884. } else {
  885. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  886. << UTBIPAR_PHY_ADDRESS_SHIFT;
  887. }
  888. out_be32(&uec_regs->utbipar, utbipar);
  889. /* Allocate Tx BDs */
  890. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  891. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  892. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  893. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  894. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  895. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  896. }
  897. align = UEC_TX_BD_RING_ALIGNMENT;
  898. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  899. if (uec->tx_bd_ring_offset != 0) {
  900. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  901. & ~(align - 1));
  902. }
  903. /* Zero all of Tx BDs */
  904. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  905. /* Allocate Rx BDs */
  906. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  907. align = UEC_RX_BD_RING_ALIGNMENT;
  908. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  909. if (uec->rx_bd_ring_offset != 0) {
  910. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  911. & ~(align - 1));
  912. }
  913. /* Zero all of Rx BDs */
  914. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  915. /* Allocate Rx buffer */
  916. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  917. align = UEC_RX_DATA_BUF_ALIGNMENT;
  918. uec->rx_buf_offset = (u32)malloc(length + align);
  919. if (uec->rx_buf_offset != 0) {
  920. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  921. & ~(align - 1));
  922. }
  923. /* Zero all of the Rx buffer */
  924. memset((void *)(uec->rx_buf_offset), 0, length + align);
  925. /* Init TxBD ring */
  926. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  927. uec->txBd = bd;
  928. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  929. BD_DATA_CLEAR(bd);
  930. BD_STATUS_SET(bd, 0);
  931. BD_LENGTH_SET(bd, 0);
  932. bd ++;
  933. }
  934. BD_STATUS_SET((--bd), TxBD_WRAP);
  935. /* Init RxBD ring */
  936. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  937. uec->rxBd = bd;
  938. buf = uec->p_rx_buf;
  939. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  940. BD_DATA_SET(bd, buf);
  941. BD_LENGTH_SET(bd, 0);
  942. BD_STATUS_SET(bd, RxBD_EMPTY);
  943. buf += MAX_RXBUF_LEN;
  944. bd ++;
  945. }
  946. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  947. /* Init global Tx parameter RAM */
  948. uec_init_tx_parameter(uec, num_threads_tx);
  949. /* Init global Rx parameter RAM */
  950. uec_init_rx_parameter(uec, num_threads_rx);
  951. /* Init ethernet Tx and Rx parameter command */
  952. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  953. num_threads_rx)) {
  954. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  955. return -ENOMEM;
  956. }
  957. return 0;
  958. }
  959. static int uec_init(struct eth_device* dev, bd_t *bd)
  960. {
  961. uec_private_t *uec;
  962. int err, i;
  963. struct phy_info *curphy;
  964. uec = (uec_private_t *)dev->priv;
  965. if (uec->the_first_run == 0) {
  966. err = init_phy(dev);
  967. if (err) {
  968. printf("%s: Cannot initialize PHY, aborting.\n",
  969. dev->name);
  970. return err;
  971. }
  972. curphy = uec->mii_info->phyinfo;
  973. if (curphy->config_aneg) {
  974. err = curphy->config_aneg(uec->mii_info);
  975. if (err) {
  976. printf("%s: Can't negotiate PHY\n", dev->name);
  977. return err;
  978. }
  979. }
  980. /* Give PHYs up to 5 sec to report a link */
  981. i = 50;
  982. do {
  983. err = curphy->read_status(uec->mii_info);
  984. udelay(100000);
  985. } while (((i-- > 0) && !uec->mii_info->link) || err);
  986. if (err || i <= 0)
  987. printf("warning: %s: timeout on PHY link\n", dev->name);
  988. uec->the_first_run = 1;
  989. }
  990. /* Set up the MAC address */
  991. if (dev->enetaddr[0] & 0x01) {
  992. printf("%s: MacAddress is multcast address\n",
  993. __FUNCTION__);
  994. return -1;
  995. }
  996. uec_set_mac_address(uec, dev->enetaddr);
  997. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  998. if (err) {
  999. printf("%s: cannot enable UEC device\n", dev->name);
  1000. return -1;
  1001. }
  1002. phy_change(dev);
  1003. return (uec->mii_info->link ? 0 : -1);
  1004. }
  1005. static void uec_halt(struct eth_device* dev)
  1006. {
  1007. uec_private_t *uec = (uec_private_t *)dev->priv;
  1008. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1009. }
  1010. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1011. {
  1012. uec_private_t *uec;
  1013. ucc_fast_private_t *uccf;
  1014. volatile qe_bd_t *bd;
  1015. u16 status;
  1016. int i;
  1017. int result = 0;
  1018. uec = (uec_private_t *)dev->priv;
  1019. uccf = uec->uccf;
  1020. bd = uec->txBd;
  1021. /* Find an empty TxBD */
  1022. for (i = 0; bd->status & TxBD_READY; i++) {
  1023. if (i > 0x100000) {
  1024. printf("%s: tx buffer not ready\n", dev->name);
  1025. return result;
  1026. }
  1027. }
  1028. /* Init TxBD */
  1029. BD_DATA_SET(bd, buf);
  1030. BD_LENGTH_SET(bd, len);
  1031. status = bd->status;
  1032. status &= BD_WRAP;
  1033. status |= (TxBD_READY | TxBD_LAST);
  1034. BD_STATUS_SET(bd, status);
  1035. /* Tell UCC to transmit the buffer */
  1036. ucc_fast_transmit_on_demand(uccf);
  1037. /* Wait for buffer to be transmitted */
  1038. for (i = 0; bd->status & TxBD_READY; i++) {
  1039. if (i > 0x100000) {
  1040. printf("%s: tx error\n", dev->name);
  1041. return result;
  1042. }
  1043. }
  1044. /* Ok, the buffer be transimitted */
  1045. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1046. uec->txBd = bd;
  1047. result = 1;
  1048. return result;
  1049. }
  1050. static int uec_recv(struct eth_device* dev)
  1051. {
  1052. uec_private_t *uec = dev->priv;
  1053. volatile qe_bd_t *bd;
  1054. u16 status;
  1055. u16 len;
  1056. u8 *data;
  1057. bd = uec->rxBd;
  1058. status = bd->status;
  1059. while (!(status & RxBD_EMPTY)) {
  1060. if (!(status & RxBD_ERROR)) {
  1061. data = BD_DATA(bd);
  1062. len = BD_LENGTH(bd);
  1063. NetReceive(data, len);
  1064. } else {
  1065. printf("%s: Rx error\n", dev->name);
  1066. }
  1067. status &= BD_CLEAN;
  1068. BD_LENGTH_SET(bd, 0);
  1069. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1070. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1071. status = bd->status;
  1072. }
  1073. uec->rxBd = bd;
  1074. return 1;
  1075. }
  1076. int uec_initialize(int index)
  1077. {
  1078. struct eth_device *dev;
  1079. int i;
  1080. uec_private_t *uec;
  1081. uec_info_t *uec_info;
  1082. int err;
  1083. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1084. if (!dev)
  1085. return 0;
  1086. memset(dev, 0, sizeof(struct eth_device));
  1087. /* Allocate the UEC private struct */
  1088. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1089. if (!uec) {
  1090. return -ENOMEM;
  1091. }
  1092. memset(uec, 0, sizeof(uec_private_t));
  1093. /* Init UEC private struct, they come from board.h */
  1094. uec_info = NULL;
  1095. if (index == 0) {
  1096. #ifdef CONFIG_UEC_ETH1
  1097. uec_info = &eth1_uec_info;
  1098. #endif
  1099. } else if (index == 1) {
  1100. #ifdef CONFIG_UEC_ETH2
  1101. uec_info = &eth2_uec_info;
  1102. #endif
  1103. } else if (index == 2) {
  1104. #ifdef CONFIG_UEC_ETH3
  1105. uec_info = &eth3_uec_info;
  1106. #endif
  1107. } else if (index == 3) {
  1108. #ifdef CONFIG_UEC_ETH4
  1109. uec_info = &eth4_uec_info;
  1110. #endif
  1111. } else {
  1112. printf("%s: index is illegal.\n", __FUNCTION__);
  1113. return -EINVAL;
  1114. }
  1115. uec->uec_info = uec_info;
  1116. sprintf(dev->name, "FSL UEC%d", index);
  1117. dev->iobase = 0;
  1118. dev->priv = (void *)uec;
  1119. dev->init = uec_init;
  1120. dev->halt = uec_halt;
  1121. dev->send = uec_send;
  1122. dev->recv = uec_recv;
  1123. /* Clear the ethnet address */
  1124. for (i = 0; i < 6; i++)
  1125. dev->enetaddr[i] = 0;
  1126. eth_register(dev);
  1127. err = uec_startup(uec);
  1128. if (err) {
  1129. printf("%s: Cannot configure net device, aborting.",dev->name);
  1130. return err;
  1131. }
  1132. return 1;
  1133. }
  1134. #endif /* CONFIG_QE */