start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <common.h>
  28. #include <config.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. .word CONFIG_SYS_TEXT_BASE
  68. /*
  69. * These are defined in the board-specific linker script.
  70. */
  71. .globl _bss_start
  72. _bss_start:
  73. .word __bss_start
  74. .globl _bss_end
  75. _bss_end:
  76. .word _end
  77. #ifdef CONFIG_USE_IRQ
  78. /* IRQ stack memory (calculated at run-time) */
  79. .globl IRQ_STACK_START
  80. IRQ_STACK_START:
  81. .word 0x0badc0de
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl FIQ_STACK_START
  84. FIQ_STACK_START:
  85. .word 0x0badc0de
  86. #endif
  87. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  88. .globl IRQ_STACK_START_IN
  89. IRQ_STACK_START_IN:
  90. .word 0x0badc0de
  91. .globl _datarel_start
  92. _datarel_start:
  93. .word __datarel_start
  94. .globl _datarelrolocal_start
  95. _datarelrolocal_start:
  96. .word __datarelrolocal_start
  97. .globl _datarellocal_start
  98. _datarellocal_start:
  99. .word __datarellocal_start
  100. .globl _datarelro_start
  101. _datarelro_start:
  102. .word __datarelro_start
  103. .globl _got_start
  104. _got_start:
  105. .word __got_start
  106. .globl _got_end
  107. _got_end:
  108. .word __got_end
  109. /*
  110. * the actual start code
  111. */
  112. start_code:
  113. /*
  114. * set the cpu to SVC32 mode
  115. */
  116. mrs r0, cpsr
  117. bic r0, r0, #0x1f
  118. orr r0, r0, #0xd3
  119. msr cpsr, r0
  120. bl coloured_LED_init
  121. bl red_LED_on
  122. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  123. /*
  124. * relocate exception table
  125. */
  126. ldr r0, =_start
  127. ldr r1, =0x0
  128. mov r2, #16
  129. copyex:
  130. subs r2, r2, #1
  131. ldr r3, [r0], #4
  132. str r3, [r1], #4
  133. bne copyex
  134. #endif
  135. #ifdef CONFIG_S3C24X0
  136. /* turn off the watchdog */
  137. # if defined(CONFIG_S3C2400)
  138. # define pWTCON 0x15300000
  139. # define INTMSK 0x14400008 /* Interupt-Controller base addresses */
  140. # define CLKDIVN 0x14800014 /* clock divisor register */
  141. #else
  142. # define pWTCON 0x53000000
  143. # define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
  144. # define INTSUBMSK 0x4A00001C
  145. # define CLKDIVN 0x4C000014 /* clock divisor register */
  146. # endif
  147. ldr r0, =pWTCON
  148. mov r1, #0x0
  149. str r1, [r0]
  150. /*
  151. * mask all IRQs by setting all bits in the INTMR - default
  152. */
  153. mov r1, #0xffffffff
  154. ldr r0, =INTMSK
  155. str r1, [r0]
  156. # if defined(CONFIG_S3C2410)
  157. ldr r1, =0x3ff
  158. ldr r0, =INTSUBMSK
  159. str r1, [r0]
  160. # endif
  161. /* FCLK:HCLK:PCLK = 1:2:4 */
  162. /* default FCLK is 120 MHz ! */
  163. ldr r0, =CLKDIVN
  164. mov r1, #3
  165. str r1, [r0]
  166. #endif /* CONFIG_S3C24X0 */
  167. /*
  168. * we do sys-critical inits only at reboot,
  169. * not when booting from ram!
  170. */
  171. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  172. bl cpu_init_crit
  173. #endif
  174. /* Set stackpointer in internal RAM to call board_init_f */
  175. call_board_init_f:
  176. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  177. ldr r0,=0x00000000
  178. bl board_init_f
  179. /*------------------------------------------------------------------------------*/
  180. /*
  181. * void relocate_code (addr_sp, gd, addr_moni)
  182. *
  183. * This "function" does not return, instead it continues in RAM
  184. * after relocating the monitor code.
  185. *
  186. */
  187. .globl relocate_code
  188. relocate_code:
  189. mov r4, r0 /* save addr_sp */
  190. mov r5, r1 /* save addr of gd */
  191. mov r6, r2 /* save addr of destination */
  192. mov r7, r2 /* save addr of destination */
  193. /* Set up the stack */
  194. stack_setup:
  195. mov sp, r4
  196. adr r0, _start
  197. ldr r2, _TEXT_BASE
  198. ldr r3, _bss_start
  199. sub r2, r3, r2 /* r2 <- size of armboot */
  200. add r2, r0, r2 /* r2 <- source end address */
  201. cmp r0, r6
  202. beq clear_bss
  203. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  204. copy_loop:
  205. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  206. stmia r6!, {r9-r10} /* copy to target address [r1] */
  207. cmp r0, r2 /* until source end address [r2] */
  208. blo copy_loop
  209. #ifndef CONFIG_PRELOADER
  210. /* fix got entries */
  211. ldr r1, _TEXT_BASE /* Text base */
  212. mov r0, r7 /* reloc addr */
  213. ldr r2, _got_start /* addr in Flash */
  214. ldr r3, _got_end /* addr in Flash */
  215. sub r3, r3, r1
  216. add r3, r3, r0
  217. sub r2, r2, r1
  218. add r2, r2, r0
  219. fixloop:
  220. ldr r4, [r2]
  221. sub r4, r4, r1
  222. add r4, r4, r0
  223. str r4, [r2]
  224. add r2, r2, #4
  225. cmp r2, r3
  226. blo fixloop
  227. #endif
  228. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  229. clear_bss:
  230. #ifndef CONFIG_PRELOADER
  231. ldr r0, _bss_start
  232. ldr r1, _bss_end
  233. ldr r3, _TEXT_BASE /* Text base */
  234. mov r4, r7 /* reloc addr */
  235. sub r0, r0, r3
  236. add r0, r0, r4
  237. sub r1, r1, r3
  238. add r1, r1, r4
  239. mov r2, #0x00000000 /* clear */
  240. clbss_l:str r2, [r0] /* clear loop... */
  241. add r0, r0, #4
  242. cmp r0, r1
  243. bne clbss_l
  244. bl coloured_LED_init
  245. bl red_LED_on
  246. #endif
  247. /*
  248. * We are done. Do not return, instead branch to second part of board
  249. * initialization, now running from RAM.
  250. */
  251. #ifdef CONFIG_NAND_SPL
  252. ldr pc, _nand_boot
  253. _nand_boot: .word nand_boot
  254. #else
  255. ldr r0, _TEXT_BASE
  256. ldr r2, _board_init_r
  257. sub r2, r2, r0
  258. add r2, r2, r7 /* position from board_init_r in RAM */
  259. /* setup parameters for board_init_r */
  260. mov r0, r5 /* gd_t */
  261. mov r1, r7 /* dest_addr */
  262. /* jump to it ... */
  263. mov lr, r2
  264. mov pc, lr
  265. _board_init_r: .word board_init_r
  266. #endif
  267. /*
  268. *************************************************************************
  269. *
  270. * CPU_init_critical registers
  271. *
  272. * setup important registers
  273. * setup memory timing
  274. *
  275. *************************************************************************
  276. */
  277. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  278. cpu_init_crit:
  279. /*
  280. * flush v4 I/D caches
  281. */
  282. mov r0, #0
  283. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  284. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  285. /*
  286. * disable MMU stuff and caches
  287. */
  288. mrc p15, 0, r0, c1, c0, 0
  289. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  290. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  291. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  292. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  293. mcr p15, 0, r0, c1, c0, 0
  294. /*
  295. * before relocating, we have to setup RAM timing
  296. * because memory timing is board-dependend, you will
  297. * find a lowlevel_init.S in your board directory.
  298. */
  299. mov ip, lr
  300. bl lowlevel_init
  301. mov lr, ip
  302. mov pc, lr
  303. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  304. /*
  305. *************************************************************************
  306. *
  307. * Interrupt handling
  308. *
  309. *************************************************************************
  310. */
  311. @
  312. @ IRQ stack frame.
  313. @
  314. #define S_FRAME_SIZE 72
  315. #define S_OLD_R0 68
  316. #define S_PSR 64
  317. #define S_PC 60
  318. #define S_LR 56
  319. #define S_SP 52
  320. #define S_IP 48
  321. #define S_FP 44
  322. #define S_R10 40
  323. #define S_R9 36
  324. #define S_R8 32
  325. #define S_R7 28
  326. #define S_R6 24
  327. #define S_R5 20
  328. #define S_R4 16
  329. #define S_R3 12
  330. #define S_R2 8
  331. #define S_R1 4
  332. #define S_R0 0
  333. #define MODE_SVC 0x13
  334. #define I_BIT 0x80
  335. /*
  336. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  337. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  338. */
  339. .macro bad_save_user_regs
  340. sub sp, sp, #S_FRAME_SIZE
  341. stmia sp, {r0 - r12} @ Calling r0-r12
  342. ldr r2, IRQ_STACK_START_IN
  343. ldmia r2, {r2 - r3} @ get pc, cpsr
  344. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  345. add r5, sp, #S_SP
  346. mov r1, lr
  347. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  348. mov r0, sp
  349. .endm
  350. .macro irq_save_user_regs
  351. sub sp, sp, #S_FRAME_SIZE
  352. stmia sp, {r0 - r12} @ Calling r0-r12
  353. add r7, sp, #S_PC
  354. stmdb r7, {sp, lr}^ @ Calling SP, LR
  355. str lr, [r7, #0] @ Save calling PC
  356. mrs r6, spsr
  357. str r6, [r7, #4] @ Save CPSR
  358. str r0, [r7, #8] @ Save OLD_R0
  359. mov r0, sp
  360. .endm
  361. .macro irq_restore_user_regs
  362. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  363. mov r0, r0
  364. ldr lr, [sp, #S_PC] @ Get PC
  365. add sp, sp, #S_FRAME_SIZE
  366. /* return & move spsr_svc into cpsr */
  367. subs pc, lr, #4
  368. .endm
  369. .macro get_bad_stack
  370. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  371. str lr, [r13] @ save caller lr / spsr
  372. mrs lr, spsr
  373. str lr, [r13, #4]
  374. mov r13, #MODE_SVC @ prepare SVC-Mode
  375. @ msr spsr_c, r13
  376. msr spsr, r13
  377. mov lr, pc
  378. movs pc, lr
  379. .endm
  380. .macro get_irq_stack @ setup IRQ stack
  381. ldr sp, IRQ_STACK_START
  382. .endm
  383. .macro get_fiq_stack @ setup FIQ stack
  384. ldr sp, FIQ_STACK_START
  385. .endm
  386. /*
  387. * exception handlers
  388. */
  389. .align 5
  390. undefined_instruction:
  391. get_bad_stack
  392. bad_save_user_regs
  393. bl do_undefined_instruction
  394. .align 5
  395. software_interrupt:
  396. get_bad_stack
  397. bad_save_user_regs
  398. bl do_software_interrupt
  399. .align 5
  400. prefetch_abort:
  401. get_bad_stack
  402. bad_save_user_regs
  403. bl do_prefetch_abort
  404. .align 5
  405. data_abort:
  406. get_bad_stack
  407. bad_save_user_regs
  408. bl do_data_abort
  409. .align 5
  410. not_used:
  411. get_bad_stack
  412. bad_save_user_regs
  413. bl do_not_used
  414. #ifdef CONFIG_USE_IRQ
  415. .align 5
  416. irq:
  417. get_irq_stack
  418. irq_save_user_regs
  419. bl do_irq
  420. irq_restore_user_regs
  421. .align 5
  422. fiq:
  423. get_fiq_stack
  424. /* someone ought to write a more effiction fiq_save_user_regs */
  425. irq_save_user_regs
  426. bl do_fiq
  427. irq_restore_user_regs
  428. #else
  429. .align 5
  430. irq:
  431. get_bad_stack
  432. bad_save_user_regs
  433. bl do_irq
  434. .align 5
  435. fiq:
  436. get_bad_stack
  437. bad_save_user_regs
  438. bl do_fiq
  439. #endif