ravb.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * drivers/net/ravb.c
  3. * This file is driver for Renesas Ethernet AVB.
  4. *
  5. * Copyright (C) 2015-2017 Renesas Electronics Corporation
  6. *
  7. * Based on the SuperH Ethernet driver.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <miiphy.h>
  16. #include <malloc.h>
  17. #include <linux/mii.h>
  18. #include <wait_bit.h>
  19. #include <asm/io.h>
  20. /* Registers */
  21. #define RAVB_REG_CCC 0x000
  22. #define RAVB_REG_DBAT 0x004
  23. #define RAVB_REG_CSR 0x00C
  24. #define RAVB_REG_APSR 0x08C
  25. #define RAVB_REG_RCR 0x090
  26. #define RAVB_REG_TGC 0x300
  27. #define RAVB_REG_TCCR 0x304
  28. #define RAVB_REG_RIC0 0x360
  29. #define RAVB_REG_RIC1 0x368
  30. #define RAVB_REG_RIC2 0x370
  31. #define RAVB_REG_TIC 0x378
  32. #define RAVB_REG_ECMR 0x500
  33. #define RAVB_REG_RFLR 0x508
  34. #define RAVB_REG_ECSIPR 0x518
  35. #define RAVB_REG_PIR 0x520
  36. #define RAVB_REG_GECMR 0x5b0
  37. #define RAVB_REG_MAHR 0x5c0
  38. #define RAVB_REG_MALR 0x5c8
  39. #define CCC_OPC_CONFIG BIT(0)
  40. #define CCC_OPC_OPERATION BIT(1)
  41. #define CCC_BOC BIT(20)
  42. #define CSR_OPS 0x0000000F
  43. #define CSR_OPS_CONFIG BIT(1)
  44. #define TCCR_TSRQ0 BIT(0)
  45. #define RFLR_RFL_MIN 0x05EE
  46. #define PIR_MDI BIT(3)
  47. #define PIR_MDO BIT(2)
  48. #define PIR_MMD BIT(1)
  49. #define PIR_MDC BIT(0)
  50. #define ECMR_TRCCM BIT(26)
  51. #define ECMR_RZPF BIT(20)
  52. #define ECMR_PFR BIT(18)
  53. #define ECMR_RXF BIT(17)
  54. #define ECMR_RE BIT(6)
  55. #define ECMR_TE BIT(5)
  56. #define ECMR_DM BIT(1)
  57. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
  58. /* DMA Descriptors */
  59. #define RAVB_NUM_BASE_DESC 16
  60. #define RAVB_NUM_TX_DESC 8
  61. #define RAVB_NUM_RX_DESC 8
  62. #define RAVB_TX_QUEUE_OFFSET 0
  63. #define RAVB_RX_QUEUE_OFFSET 4
  64. #define RAVB_DESC_DT(n) ((n) << 28)
  65. #define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
  66. #define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
  67. #define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
  68. #define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
  69. #define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
  70. #define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
  71. #define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
  72. #define RAVB_DESC_DS_MASK 0xfff
  73. #define RAVB_RX_DESC_MSC_MC BIT(23)
  74. #define RAVB_RX_DESC_MSC_CEEF BIT(22)
  75. #define RAVB_RX_DESC_MSC_CRL BIT(21)
  76. #define RAVB_RX_DESC_MSC_FRE BIT(20)
  77. #define RAVB_RX_DESC_MSC_RTLF BIT(19)
  78. #define RAVB_RX_DESC_MSC_RTSF BIT(18)
  79. #define RAVB_RX_DESC_MSC_RFE BIT(17)
  80. #define RAVB_RX_DESC_MSC_CRC BIT(16)
  81. #define RAVB_RX_DESC_MSC_MASK (0xff << 16)
  82. #define RAVB_RX_DESC_MSC_RX_ERR_MASK \
  83. (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
  84. RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
  85. #define RAVB_TX_TIMEOUT_MS 1000
  86. struct ravb_desc {
  87. u32 ctrl;
  88. u32 dptr;
  89. };
  90. struct ravb_rxdesc {
  91. struct ravb_desc data;
  92. struct ravb_desc link;
  93. u8 __pad[48];
  94. u8 packet[PKTSIZE_ALIGN];
  95. };
  96. struct ravb_priv {
  97. struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
  98. struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
  99. struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
  100. u32 rx_desc_idx;
  101. u32 tx_desc_idx;
  102. struct phy_device *phydev;
  103. struct mii_dev *bus;
  104. void __iomem *iobase;
  105. struct clk clk;
  106. };
  107. static inline void ravb_flush_dcache(u32 addr, u32 len)
  108. {
  109. flush_dcache_range(addr, addr + len);
  110. }
  111. static inline void ravb_invalidate_dcache(u32 addr, u32 len)
  112. {
  113. u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
  114. u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
  115. invalidate_dcache_range(start, end);
  116. }
  117. static int ravb_send(struct udevice *dev, void *packet, int len)
  118. {
  119. struct ravb_priv *eth = dev_get_priv(dev);
  120. struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
  121. unsigned int start;
  122. /* Update TX descriptor */
  123. ravb_flush_dcache((uintptr_t)packet, len);
  124. memset(desc, 0x0, sizeof(*desc));
  125. desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
  126. desc->dptr = (uintptr_t)packet;
  127. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  128. /* Restart the transmitter if disabled */
  129. if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
  130. setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
  131. /* Wait until packet is transmitted */
  132. start = get_timer(0);
  133. while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
  134. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  135. if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
  136. break;
  137. udelay(10);
  138. };
  139. if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
  140. return -ETIMEDOUT;
  141. eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
  142. return 0;
  143. }
  144. static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
  145. {
  146. struct ravb_priv *eth = dev_get_priv(dev);
  147. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  148. int len;
  149. u8 *packet;
  150. /* Check if the rx descriptor is ready */
  151. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  152. if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
  153. return -EAGAIN;
  154. /* Check for errors */
  155. if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK) {
  156. desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
  157. return -EAGAIN;
  158. }
  159. len = desc->data.ctrl & RAVB_DESC_DS_MASK;
  160. packet = (u8 *)(uintptr_t)desc->data.dptr;
  161. ravb_invalidate_dcache((uintptr_t)packet, len);
  162. *packetp = packet;
  163. return len;
  164. }
  165. static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
  166. {
  167. struct ravb_priv *eth = dev_get_priv(dev);
  168. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  169. /* Make current descriptor available again */
  170. desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
  171. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  172. /* Point to the next descriptor */
  173. eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
  174. desc = &eth->rx_desc[eth->rx_desc_idx];
  175. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  176. return 0;
  177. }
  178. static int ravb_reset(struct udevice *dev)
  179. {
  180. struct ravb_priv *eth = dev_get_priv(dev);
  181. /* Set config mode */
  182. writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
  183. /* Check the operating mode is changed to the config mode. */
  184. return wait_for_bit(dev->name, (void *)eth->iobase + RAVB_REG_CSR,
  185. CSR_OPS_CONFIG, true, 100, true);
  186. }
  187. static void ravb_base_desc_init(struct ravb_priv *eth)
  188. {
  189. const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
  190. int i;
  191. /* Initialize all descriptors */
  192. memset(eth->base_desc, 0x0, desc_size);
  193. for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
  194. eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
  195. ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
  196. /* Register the descriptor base address table */
  197. writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
  198. }
  199. static void ravb_tx_desc_init(struct ravb_priv *eth)
  200. {
  201. const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
  202. int i;
  203. /* Initialize all descriptors */
  204. memset(eth->tx_desc, 0x0, desc_size);
  205. eth->tx_desc_idx = 0;
  206. for (i = 0; i < RAVB_NUM_TX_DESC; i++)
  207. eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
  208. /* Mark the end of the descriptors */
  209. eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
  210. eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
  211. ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
  212. /* Point the controller to the TX descriptor list. */
  213. eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  214. eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
  215. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
  216. sizeof(struct ravb_desc));
  217. }
  218. static void ravb_rx_desc_init(struct ravb_priv *eth)
  219. {
  220. const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
  221. int i;
  222. /* Initialize all descriptors */
  223. memset(eth->rx_desc, 0x0, desc_size);
  224. eth->rx_desc_idx = 0;
  225. for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
  226. eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
  227. RAVB_DESC_DS(PKTSIZE_ALIGN);
  228. eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
  229. eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
  230. eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
  231. }
  232. /* Mark the end of the descriptors */
  233. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
  234. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
  235. ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
  236. /* Point the controller to the rx descriptor list */
  237. eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  238. eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
  239. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
  240. sizeof(struct ravb_desc));
  241. }
  242. static int ravb_phy_config(struct udevice *dev)
  243. {
  244. struct ravb_priv *eth = dev_get_priv(dev);
  245. struct eth_pdata *pdata = dev_get_platdata(dev);
  246. struct phy_device *phydev;
  247. int mask = 0xffffffff, reg;
  248. phydev = phy_find_by_mask(eth->bus, mask, pdata->phy_interface);
  249. if (!phydev)
  250. return -ENODEV;
  251. phy_connect_dev(phydev, dev);
  252. eth->phydev = phydev;
  253. /* 10BASE is not supported for Ethernet AVB MAC */
  254. phydev->supported &= ~(SUPPORTED_10baseT_Full
  255. | SUPPORTED_10baseT_Half);
  256. if (pdata->max_speed != 1000) {
  257. phydev->supported &= ~(SUPPORTED_1000baseT_Half
  258. | SUPPORTED_1000baseT_Full);
  259. reg = phy_read(phydev, -1, MII_CTRL1000);
  260. reg &= ~(BIT(9) | BIT(8));
  261. phy_write(phydev, -1, MII_CTRL1000, reg);
  262. }
  263. phy_config(phydev);
  264. return 0;
  265. }
  266. /* Set Mac address */
  267. static int ravb_write_hwaddr(struct udevice *dev)
  268. {
  269. struct ravb_priv *eth = dev_get_priv(dev);
  270. struct eth_pdata *pdata = dev_get_platdata(dev);
  271. unsigned char *mac = pdata->enetaddr;
  272. writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
  273. eth->iobase + RAVB_REG_MAHR);
  274. writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
  275. return 0;
  276. }
  277. /* E-MAC init function */
  278. static int ravb_mac_init(struct ravb_priv *eth)
  279. {
  280. /* Disable MAC Interrupt */
  281. writel(0, eth->iobase + RAVB_REG_ECSIPR);
  282. /* Recv frame limit set register */
  283. writel(RFLR_RFL_MIN, eth->iobase + RAVB_REG_RFLR);
  284. return 0;
  285. }
  286. /* AVB-DMAC init function */
  287. static int ravb_dmac_init(struct udevice *dev)
  288. {
  289. struct ravb_priv *eth = dev_get_priv(dev);
  290. struct eth_pdata *pdata = dev_get_platdata(dev);
  291. int ret = 0;
  292. /* Set CONFIG mode */
  293. ret = ravb_reset(dev);
  294. if (ret)
  295. return ret;
  296. /* Disable all interrupts */
  297. writel(0, eth->iobase + RAVB_REG_RIC0);
  298. writel(0, eth->iobase + RAVB_REG_RIC1);
  299. writel(0, eth->iobase + RAVB_REG_RIC2);
  300. writel(0, eth->iobase + RAVB_REG_TIC);
  301. /* Set little endian */
  302. clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
  303. /* AVB rx set */
  304. writel(0x18000001, eth->iobase + RAVB_REG_RCR);
  305. /* FIFO size set */
  306. writel(0x00222210, eth->iobase + RAVB_REG_TGC);
  307. /* Delay CLK: 2ns */
  308. if (pdata->max_speed == 1000)
  309. writel(BIT(14), eth->iobase + RAVB_REG_APSR);
  310. return 0;
  311. }
  312. static int ravb_config(struct udevice *dev)
  313. {
  314. struct ravb_priv *eth = dev_get_priv(dev);
  315. struct phy_device *phy;
  316. u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
  317. int ret;
  318. /* Configure AVB-DMAC register */
  319. ravb_dmac_init(dev);
  320. /* Configure E-MAC registers */
  321. ravb_mac_init(eth);
  322. ravb_write_hwaddr(dev);
  323. /* Configure phy */
  324. ret = ravb_phy_config(dev);
  325. if (ret)
  326. return ret;
  327. phy = eth->phydev;
  328. ret = phy_startup(phy);
  329. if (ret)
  330. return ret;
  331. /* Set the transfer speed */
  332. if (phy->speed == 100)
  333. writel(0, eth->iobase + RAVB_REG_GECMR);
  334. else if (phy->speed == 1000)
  335. writel(1, eth->iobase + RAVB_REG_GECMR);
  336. /* Check if full duplex mode is supported by the phy */
  337. if (phy->duplex)
  338. mask |= ECMR_DM;
  339. writel(mask, eth->iobase + RAVB_REG_ECMR);
  340. phy->drv->writeext(phy, -1, 0x02, 0x08, (0x0f << 5) | 0x19);
  341. return 0;
  342. }
  343. int ravb_start(struct udevice *dev)
  344. {
  345. struct ravb_priv *eth = dev_get_priv(dev);
  346. int ret;
  347. ret = clk_enable(&eth->clk);
  348. if (ret)
  349. return ret;
  350. ret = ravb_reset(dev);
  351. if (ret)
  352. goto err;
  353. ravb_base_desc_init(eth);
  354. ravb_tx_desc_init(eth);
  355. ravb_rx_desc_init(eth);
  356. ret = ravb_config(dev);
  357. if (ret)
  358. goto err;
  359. /* Setting the control will start the AVB-DMAC process. */
  360. writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
  361. return 0;
  362. err:
  363. clk_disable(&eth->clk);
  364. return ret;
  365. }
  366. static void ravb_stop(struct udevice *dev)
  367. {
  368. struct ravb_priv *eth = dev_get_priv(dev);
  369. ravb_reset(dev);
  370. clk_disable(&eth->clk);
  371. }
  372. static int ravb_probe(struct udevice *dev)
  373. {
  374. struct eth_pdata *pdata = dev_get_platdata(dev);
  375. struct ravb_priv *eth = dev_get_priv(dev);
  376. struct mii_dev *mdiodev;
  377. void __iomem *iobase;
  378. int ret;
  379. iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
  380. eth->iobase = iobase;
  381. ret = clk_get_by_index(dev, 0, &eth->clk);
  382. if (ret < 0)
  383. goto err_mdio_alloc;
  384. mdiodev = mdio_alloc();
  385. if (!mdiodev) {
  386. ret = -ENOMEM;
  387. goto err_mdio_alloc;
  388. }
  389. mdiodev->read = bb_miiphy_read;
  390. mdiodev->write = bb_miiphy_write;
  391. bb_miiphy_buses[0].priv = eth;
  392. snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
  393. ret = mdio_register(mdiodev);
  394. if (ret < 0)
  395. goto err_mdio_register;
  396. eth->bus = miiphy_get_dev_by_name(dev->name);
  397. return 0;
  398. err_mdio_register:
  399. mdio_free(mdiodev);
  400. err_mdio_alloc:
  401. unmap_physmem(eth->iobase, MAP_NOCACHE);
  402. return ret;
  403. }
  404. static int ravb_remove(struct udevice *dev)
  405. {
  406. struct ravb_priv *eth = dev_get_priv(dev);
  407. free(eth->phydev);
  408. mdio_unregister(eth->bus);
  409. mdio_free(eth->bus);
  410. unmap_physmem(eth->iobase, MAP_NOCACHE);
  411. return 0;
  412. }
  413. int ravb_bb_init(struct bb_miiphy_bus *bus)
  414. {
  415. return 0;
  416. }
  417. int ravb_bb_mdio_active(struct bb_miiphy_bus *bus)
  418. {
  419. struct ravb_priv *eth = bus->priv;
  420. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  421. return 0;
  422. }
  423. int ravb_bb_mdio_tristate(struct bb_miiphy_bus *bus)
  424. {
  425. struct ravb_priv *eth = bus->priv;
  426. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  427. return 0;
  428. }
  429. int ravb_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
  430. {
  431. struct ravb_priv *eth = bus->priv;
  432. if (v)
  433. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  434. else
  435. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  436. return 0;
  437. }
  438. int ravb_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
  439. {
  440. struct ravb_priv *eth = bus->priv;
  441. *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
  442. return 0;
  443. }
  444. int ravb_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
  445. {
  446. struct ravb_priv *eth = bus->priv;
  447. if (v)
  448. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  449. else
  450. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  451. return 0;
  452. }
  453. int ravb_bb_delay(struct bb_miiphy_bus *bus)
  454. {
  455. udelay(10);
  456. return 0;
  457. }
  458. struct bb_miiphy_bus bb_miiphy_buses[] = {
  459. {
  460. .name = "ravb",
  461. .init = ravb_bb_init,
  462. .mdio_active = ravb_bb_mdio_active,
  463. .mdio_tristate = ravb_bb_mdio_tristate,
  464. .set_mdio = ravb_bb_set_mdio,
  465. .get_mdio = ravb_bb_get_mdio,
  466. .set_mdc = ravb_bb_set_mdc,
  467. .delay = ravb_bb_delay,
  468. },
  469. };
  470. int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
  471. static const struct eth_ops ravb_ops = {
  472. .start = ravb_start,
  473. .send = ravb_send,
  474. .recv = ravb_recv,
  475. .free_pkt = ravb_free_pkt,
  476. .stop = ravb_stop,
  477. .write_hwaddr = ravb_write_hwaddr,
  478. };
  479. int ravb_ofdata_to_platdata(struct udevice *dev)
  480. {
  481. struct eth_pdata *pdata = dev_get_platdata(dev);
  482. const char *phy_mode;
  483. const fdt32_t *cell;
  484. int ret = 0;
  485. pdata->iobase = devfdt_get_addr(dev);
  486. pdata->phy_interface = -1;
  487. phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
  488. NULL);
  489. if (phy_mode)
  490. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  491. if (pdata->phy_interface == -1) {
  492. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  493. return -EINVAL;
  494. }
  495. pdata->max_speed = 1000;
  496. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "max-speed", NULL);
  497. if (cell)
  498. pdata->max_speed = fdt32_to_cpu(*cell);
  499. sprintf(bb_miiphy_buses[0].name, dev->name);
  500. return ret;
  501. }
  502. static const struct udevice_id ravb_ids[] = {
  503. { .compatible = "renesas,etheravb-r8a7795" },
  504. { .compatible = "renesas,etheravb-r8a7796" },
  505. { .compatible = "renesas,etheravb-rcar-gen3" },
  506. { }
  507. };
  508. U_BOOT_DRIVER(eth_ravb) = {
  509. .name = "ravb",
  510. .id = UCLASS_ETH,
  511. .of_match = ravb_ids,
  512. .ofdata_to_platdata = ravb_ofdata_to_platdata,
  513. .probe = ravb_probe,
  514. .remove = ravb_remove,
  515. .ops = &ravb_ops,
  516. .priv_auto_alloc_size = sizeof(struct ravb_priv),
  517. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  518. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  519. };